14 Revision History
Changes from May 6, 2025 to November 21, 2025 (from Revision B (May 2025) to Revision C (November 2025))
- Updated DOF and SDE performance numbersGo
- Added new section Processor Memory Map ViewGo
- Added new section A53 Memory ViewGo
- Added new section RATGo
- Added new section R5FSS Memory ViewGo
- Added new section DDR Memory RegionGo
- Global: Updated integration tables for all modules in chapter Module
IntegrationGo
- Added new section MSRAM8KX256E
Unsupported FeaturesGo
- Updated section CODEC Unsupported
FeaturesGo
- Added new section R5FSS
Unsupported FeaturesGo
- Updated section MCU_R5FSS
Unsupported FeaturesGo
- Added new section WKUP_R5FSS Unsupported
FeaturesGo
- Added new section VPAC Unsupported
FeaturesGo
- Added new section VTM Unsupported
FeaturesGo
- Updated section GPIO Unsupported FeaturesGo
- Added new section PCIE Unsupported
FeaturesGo
- Updated section USB2SS Unsupported FeaturesGo
- Added new section USB3SS Unsupported FeaturesGo
- Added new section SerDes
Unsupported FeaturesGo
- Updated section MMCSD Unsupported FeaturesGo
- Added notes in section RTI Not Supported FeaturesGo
- Added
"Two digital voltage domains" in section RTC
Unsupported Features Go
- Update UART Primary Boot Mode B7 to 0.Go
- Update UART Backup Boot Mode B13 to 0.Go
- Update register names.Go
- Update register names.Go
- Update register names.Go
- Update register names.Go
- Update register names.Go
- Update register names.Go
- Update register names.Go
- Update register names.Go
- Update register
names.Go
- Update register names.Go
- Update
MCU_CTRL_MMR_CFG0_MCU_PLL_CLKSEL Register
name.Go
- Update register nameGo
- Update register
names.Go
- Add feature: Supports pattern conversionGo
- Add PCID Section.Go
- Add Support for 4x4 RGBIR CFA patters and Support export of
defective pixel coordination in adaptive defect pixel correction
mode.Go
- Add PCID Chapter.Go
- Updated Gpix/s to 3.2Go
- Added RX, TX, CTS and RTS signals to main domain. Go
- Update DLL and DLH Hex values associated with 160MHz and 192MHz
Source Clock.Go
- Rename RMII1_REF_CLK to RMII_REF_CLK.Go
- CPSW: Update interface mode registers to more generic name. Go
- CPSW: Updated RMII clocking register to more generic nameGo
- CPSW: Updated CPSW CPTS CLKSEL to generic bit nameGo
- CPSW: Change to generic CPTS_CLKSEL nameGo
- CPSW: updated to generic names for ENET1_CTRL and ENET2_CTRLGo
- Updated PCIe Subsystem Environment diagram.Go
- Fixed typo of SDIO version from 4.0 to 3.0.Go
- Fixed SD version from 4.10 to 3.0.Go
- EPW: Updated instance counts and register names for Time-Base ClocksGo
- GTC: Updated CLKSEL register name Go
- Changed DSS_VP1_POL_FREQ IPC/RF Note to be same instead of
opposite.Go