SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
| Instance | MAIN | MCU | WKUP |
|---|---|---|---|
| msram8kx256e0 | ✓ |
| Module Instance | Power Sleep Controller | Power Domain | Module Domain | Index | Default | Controllable | Dependencies |
|---|---|---|---|---|---|---|---|
| msram8kx256e0 | PSC0 | GP_CORE | LPSC_main_ip | 34 | ON | YES | LPSC_main_dm2main_infra_iso |
| Module Instance | Module Clock Input | Source Clock | Source Control Register | Description |
|---|---|---|---|---|
| msram8kx256e0 | CCLK_CLK | MAIN_SYSCLK0/2 | None | |
| msram8kx256e0 | VCLK_CLK | MAIN_SYSCLK0 | None |
| Module Instance | Source | Description |
|---|---|---|
| msram8kx256e0 | PSC0 | msram8kx256e0 reset |
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
|---|---|---|---|---|---|
| msram8kx256e0 | msram8kx256e0_ecc_corr_level_0 | ESM0_esm_lvl_event_5 | ESM0 | msram8kx256e0 interrupt request | level |
| msram8kx256e0 | msram8kx256e0_ecc_uncorr_level_0 | ESM0_esm_lvl_event_6 | ESM0 | msram8kx256e0 interrupt request | level |