SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
| Instance | MAIN | MCU | WKUP |
|---|---|---|---|
| DSS0 | ✓ | ||
| DSS1 | ✓ |
| Module Instance | Power Sleep Controller | Power Domain | Module Domain | Index | Default | Controllable | Dependencies |
|---|---|---|---|---|---|---|---|
| DSS0 | PSC0 | PD_DSS | LPSC_main_dss0 | 91 | OFF | YES | LPSC_main_oldi1 LPSC_main_oldi0 LPSC_main_ip |
| DSS1 | PSC0 | PD_DSS | LPSC_main_dss1 | 92 | OFF | YES | LPSC_main_oldi1 LPSC_main_ip LPSC_main_dss_dsi0 |
| Module Instance | Module Clock Input | Source Clock | Source Control Register | Description |
|---|---|---|---|---|
| DSS0 | DPI_0_IN_CLK | MAIN_PLL16_HSDIV0_CLKOUT | pixel clock intput to video pipeline | |
| DSS0 | DPI_0_IN_CLK | MAIN_PLL16_HSDIV0_CLKOUT | pixel clock intput to video pipeline | |
| DSS0 | DPI_1_IN_CLK | MAIN_PLL17_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_DSS0_DISPC0_CLKSEL[1:1]=0 | pixel clock input to video lite pipeline |
| DSS0 | DPI_1_IN_CLK | VOUT0_EXTPCLKIN (PIN) | MAIN_CTRL_MMR_CFG0_DSS0_DISPC0_CLKSEL[1:1]=1 | pixel clock input to video lite pipeline |
| DSS0 | DSS_FUNC_CLK | MAIN_PLL1_HSDIV4_CLKOUT | dss main functional clock for the controller and peripheral interface ports to system interconnect, and all of the display controller (dispc) logic. | |
| DSS1 | DPI_0_IN_CLK | MAIN_PLL18_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=0 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[16:16]=0 | pixel clock intput to video pipeline |
| DSS1 | DPI_0_IN_CLK | MAIN_PLL17_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=0 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[16:16]=1 | pixel clock intput to video pipeline |
| DSS1 | DPI_0_IN_CLK | VOUT0_EXTPCLKIN (PIN) | MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=1 | pixel clock intput to video pipeline |
| DSS1 | DPI_0_IN_CLK | MAIN_PLL18_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=0 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[16:16]=0 | pixel clock intput to video pipeline |
| DSS1 | DPI_0_IN_CLK | MAIN_PLL17_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=0 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[16:16]=1 | pixel clock intput to video pipeline |
| DSS1 | DPI_0_IN_CLK | VOUT0_EXTPCLKIN (PIN) | MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=1 | pixel clock intput to video pipeline |
| DSS1 | DPI_1_IN_CLK | MAIN_PLL18_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[1:1]=0 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[18:18]=0 | pixel clock input to video lite pipeline |
| DSS1 | DPI_1_IN_CLK | MAIN_PLL17_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[1:1]=0 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[18:18]=1 | pixel clock input to video lite pipeline |
| DSS1 | DPI_1_IN_CLK | VOUT0_EXTPCLKIN (PIN) | MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[1:1]=1 | pixel clock input to video lite pipeline |
| DSS1 | DSS_FUNC_CLK | MAIN_PLL1_HSDIV4_CLKOUT | dss main functional clock for the controller and peripheral interface ports to system interconnect, and all of the display controller (dispc) logic. |
| Module Instance | Source | Description |
|---|---|---|
| DSS0 | PSC0 | DSS0 reset |
| DSS1 | PSC0 | DSS1 reset |
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
|---|---|---|---|---|---|
| DSS0 | DSS0_dispc_intr_req_0_0 | DMASS0_INTAGGR_0_intaggr_levi_pend_2 | DMASS0_INTAGGR_0 | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_0_0 | GICSS0_spi_116 | GICSS0 | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_0_0 | R5FSS0_CORE0_intr_40 | R5FSS0_CORE0 | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_0_0 | WKUP_R5FSS0_CORE0_intr_24 | WKUP_R5FSS0_CORE0 | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_0_0 | MCU_R5FSS0_CORE0_cpu0_intr_40 | MCU_R5FSS0_CORE0 | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_0_0 | C7X256V0_CLEC_gic_spi_116 | C7X256V0_CLEC | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_0_0 | C7X256V1_CLEC_gic_spi_116 | C7X256V1_CLEC | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_1_0 | DMASS0_INTAGGR_0_intaggr_levi_pend_3 | DMASS0_INTAGGR_0 | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_1_0 | GICSS0_spi_117 | GICSS0 | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_1_0 | R5FSS0_CORE0_intr_41 | R5FSS0_CORE0 | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_1_0 | WKUP_R5FSS0_CORE0_intr_25 | WKUP_R5FSS0_CORE0 | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_1_0 | MCU_R5FSS0_CORE0_cpu0_intr_41 | MCU_R5FSS0_CORE0 | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_1_0 | C7X256V0_CLEC_gic_spi_117 | C7X256V0_CLEC | DSS0 interrupt request | level |
| DSS0 | DSS0_dispc_intr_req_1_0 | C7X256V1_CLEC_gic_spi_117 | C7X256V1_CLEC | DSS0 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_0_0 | DMASS0_INTAGGR_0_intaggr_levi_pend_4 | DMASS0_INTAGGR_0 | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_0_0 | GICSS0_spi_62 | GICSS0 | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_0_0 | R5FSS0_CORE0_intr_92 | R5FSS0_CORE0 | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_0_0 | WKUP_R5FSS0_CORE0_intr_117 | WKUP_R5FSS0_CORE0 | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_0_0 | MCU_R5FSS0_CORE0_cpu0_intr_92 | MCU_R5FSS0_CORE0 | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_0_0 | C7X256V0_CLEC_gic_spi_62 | C7X256V0_CLEC | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_0_0 | C7X256V1_CLEC_gic_spi_62 | C7X256V1_CLEC | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_1_0 | DMASS0_INTAGGR_0_intaggr_levi_pend_5 | DMASS0_INTAGGR_0 | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_1_0 | GICSS0_spi_63 | GICSS0 | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_1_0 | R5FSS0_CORE0_intr_93 | R5FSS0_CORE0 | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_1_0 | WKUP_R5FSS0_CORE0_intr_118 | WKUP_R5FSS0_CORE0 | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_1_0 | MCU_R5FSS0_CORE0_cpu0_intr_93 | MCU_R5FSS0_CORE0 | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_1_0 | C7X256V0_CLEC_gic_spi_63 | C7X256V0_CLEC | DSS1 interrupt request | level |
| DSS1 | DSS1_dispc_intr_req_1_0 | C7X256V1_CLEC_gic_spi_63 | C7X256V1_CLEC | DSS1 interrupt request | level |