| VPAC0 | VPAC0_ecc_intr0_corr_level_0 | ESM0_esm_lvl_event_168 | ESM0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_ecc_intr0_uncorr_level_0 | ESM0_esm_lvl_event_169 | ESM0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_ecc_intr1_corr_level_0 | ESM0_esm_lvl_event_170 | ESM0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_ecc_intr1_uncorr_level_0 | ESM0_esm_lvl_event_171 | ESM0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_ecc_intr3_corr_level_0 | ESM0_esm_lvl_event_172 | ESM0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_ecc_intr3_uncorr_level_0 | ESM0_esm_lvl_event_173 | ESM0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | R5FSS0_CORE0_intr_113 | R5FSS0_CORE0 | VPAC0 interrupt request | pulse |
| VPAC0 | VPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | WKUP_R5FSS0_CORE0_intr_113 | WKUP_R5FSS0_CORE0 | VPAC0 interrupt request | pulse |
| VPAC0 | VPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | MCU_R5FSS0_CORE0_cpu0_intr_113 | MCU_R5FSS0_CORE0 | VPAC0 interrupt request | pulse |
| VPAC0 | VPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | ESM0_esm_pls_event0_237 | ESM0 | VPAC0 interrupt request | pulse |
| VPAC0 | VPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | ESM0_esm_pls_event1_237 | ESM0 | VPAC0 interrupt request | pulse |
| VPAC0 | VPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_cpu_0 | ESM0_esm_pls_event2_237 | ESM0 | VPAC0 interrupt request | pulse |
| VPAC0 | VPAC0_k3_pbist_8c28p_4bit_wrap__dft_pbist_safety_error_0 | ESM0_esm_lvl_event_177 | ESM0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_0 | GICSS0_spi_168 | GICSS0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_0 | R5FSS0_CORE0_intr_178 | R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_0 | WKUP_R5FSS0_CORE0_intr_178 | WKUP_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_0 | MCU_R5FSS0_CORE0_cpu0_intr_178 | MCU_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_0 | C7X256V0_CLEC_gic_spi_168 | C7X256V0_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_0 | C7X256V1_CLEC_gic_spi_168 | C7X256V1_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_1 | GICSS0_spi_169 | GICSS0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_1 | R5FSS0_CORE0_intr_179 | R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_1 | WKUP_R5FSS0_CORE0_intr_179 | WKUP_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_1 | MCU_R5FSS0_CORE0_cpu0_intr_179 | MCU_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_1 | C7X256V0_CLEC_gic_spi_169 | C7X256V0_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_1 | C7X256V1_CLEC_gic_spi_169 | C7X256V1_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_2 | GICSS0_spi_170 | GICSS0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_2 | R5FSS0_CORE0_intr_180 | R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_2 | WKUP_R5FSS0_CORE0_intr_180 | WKUP_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_2 | MCU_R5FSS0_CORE0_cpu0_intr_180 | MCU_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_2 | C7X256V0_CLEC_gic_spi_170 | C7X256V0_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_2 | C7X256V1_CLEC_gic_spi_170 | C7X256V1_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_3 | GICSS0_spi_189 | GICSS0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_3 | R5FSS0_CORE0_intr_182 | R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_3 | WKUP_R5FSS0_CORE0_intr_182 | WKUP_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_3 | MCU_R5FSS0_CORE0_cpu0_intr_182 | MCU_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_3 | C7X256V0_CLEC_gic_spi_189 | C7X256V0_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_3 | C7X256V1_CLEC_gic_spi_189 | C7X256V1_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_4 | GICSS0_spi_190 | GICSS0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_4 | R5FSS0_CORE0_intr_189 | R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_4 | WKUP_R5FSS0_CORE0_intr_189 | WKUP_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_4 | MCU_R5FSS0_CORE0_cpu0_intr_189 | MCU_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_4 | C7X256V0_CLEC_gic_spi_190 | C7X256V0_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_4 | C7X256V1_CLEC_gic_spi_190 | C7X256V1_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_5 | GICSS0_spi_191 | GICSS0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_5 | R5FSS0_CORE0_intr_191 | R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_5 | WKUP_R5FSS0_CORE0_intr_191 | WKUP_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_5 | MCU_R5FSS0_CORE0_cpu0_intr_191 | MCU_R5FSS0_CORE0 | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_5 | C7X256V0_CLEC_gic_spi_191 | C7X256V0_CLEC | VPAC0 interrupt request | level |
| VPAC0 | VPAC0_vpac_level_5 | C7X256V1_CLEC_gic_spi_191 | C7X256V1_CLEC | VPAC0 interrupt request | level |