SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
| Instance | MAIN | MCU | WKUP |
|---|---|---|---|
| oldi_tx_core0 | ✓ | ||
| oldi_tx_core1 | ✓ |
| Module Instance | Module Clock Input | Source Clock | Source Control Register | Description |
|---|---|---|---|---|
| oldi_tx_core0 | OLDI_0_FWD_P_CLK | MAIN_PLL16_HSDIV0_CLKOUT | pixel clock looped back at soc | |
| oldi_tx_core0 | OLDI_0_FWD_P_CLK | MAIN_PLL16_HSDIV0_CLKOUT | pixel clock looped back at soc | |
| oldi_tx_core0 | OLDI_PLL_CLK | MAIN_PLL16_HSDIV0_CLKOUT | main clock from pll | |
| oldi_tx_core0 | OLDI_PLL_CLK | MAIN_PLL16_HSDIV0_CLKOUT | main clock from pll | |
| oldi_tx_core1 | OLDI_0_FWD_P_CLK | MAIN_PLL16_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=0 | pixel clock looped back at soc |
| oldi_tx_core1 | OLDI_0_FWD_P_CLK | MAIN_PLL16_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=0 | pixel clock looped back at soc |
| oldi_tx_core1 | OLDI_0_FWD_P_CLK | MAIN_PLL18_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=1 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=0 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[16:16]=0 | pixel clock looped back at soc |
| oldi_tx_core1 | OLDI_0_FWD_P_CLK | MAIN_PLL17_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=1 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=0 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[16:16]=1 | pixel clock looped back at soc |
| oldi_tx_core1 | OLDI_0_FWD_P_CLK | VOUT0_EXTPCLKIN (PIN) | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=1 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=1 | pixel clock looped back at soc |
| oldi_tx_core1 | OLDI_0_FWD_P_CLK | MAIN_PLL18_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=1 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=0 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[16:16]=0 | pixel clock looped back at soc |
| oldi_tx_core1 | OLDI_0_FWD_P_CLK | MAIN_PLL17_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=1 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=0 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[16:16]=1 | pixel clock looped back at soc |
| oldi_tx_core1 | OLDI_0_FWD_P_CLK | VOUT0_EXTPCLKIN (PIN) | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=1 MAIN_CTRL_MMR_CFG0_DSS1_DISPC0_CLKSEL[0:0]=1 | pixel clock looped back at soc |
| oldi_tx_core1 | OLDI_PLL_CLK | MAIN_PLL16_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=0 | main clock from pll |
| oldi_tx_core1 | OLDI_PLL_CLK | MAIN_PLL16_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=0 | main clock from pll |
| oldi_tx_core1 | OLDI_PLL_CLK | MAIN_PLL18_HSDIV0_CLKOUT | MAIN_CTRL_MMR_CFG0_OLDI1_CLKSEL[0:0]=1 | main clock from pll |