SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Device-level cross-triggering is handled by the XTRIG module. XTRIG manages two emulation triggers: Trigger0 and Trigger1. These trigger lines are shared by all the device subsystems implementing cross-triggering and are used to facilitate co-emulation.
Table 33-6 summarizes the device cross-triggering capabilities.
| Subsystem | Module | MPU Cores | CS_PTM/CT_TBR | Cortex-M4 | Cortex-M4 | DSP-C66x | EVEx ARP32 | EVEx SMSET | IVA Arm968 | IVA Arm968 | HWA | SMSET | PMI | CMI | NOC_SC | OCP_WP_NOC | EMU0/ EMU1 | |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Trigger Input | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ||
| Trigger Source | ||||||||||||||||||
| MPU | MPU Cores | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | |
| CS_PTM / CT_TBR | ✓ | ✓ | ✓ | ✓ | – | – | – | – | – | – | ✓ | ✓ | ✓ | ✓ | ✓ | – | ||
| IPUx | Cortex-M4 | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | – | |
| Cortex-M4 | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | – | ||
| DSPx | C66x | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | |
| EVEx | ARP32 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | |
| SMSET | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ||
| IVA | Arm968 ICONT1 | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | |
| Arm968 ICONT2 | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ||
| HWA | – | – | – | – | – | – | – | – | – | – | – | – | – | – | – | – | ||
| SMSET | – | – | – | – | – | – | – | – | – | – | – | – | – | – | – | – | ||
| PM | PMI | – | – | – | – | – | – | – | – | – | – | – | – | – | – | – | – | |
| CM | CMI | – | – | – | – | – | – | – | – | – | – | – | – | – | – | – | – | |
| SoC | NOC_SC | – | – | – | – | – | – | – | – | – | – | – | – | – | – | – | – | |
| OCP_WP_NOC | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ | ||
| EMU0, EMU1 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | – | ✓ | ✓ | ✓ | ✓ | ✓ |