SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-198 identifies for each module of the clock domain the clocks the module receives and their role (that is, functional or interface clock).
| Module | Clock | Clock Type |
|---|---|---|
| GPU | GPU_L3_GICLK | Interface |
| GPU_CORE_GCLK | Functional | |
| GPU_HYD_GCLK | Functional |
Table 3-199 lists the supported wake-up request generation capability for each module of the clock domain.
| Module | Wake-Up Feature |
|---|---|
| GPU | None |
Table 3-200 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
| Module | Clock-Management Protocol | Status Bit Field | Role |
|---|---|---|---|
| GPU | Master/slave | CM_GPU_GPU_CLKCTRL[18] STBYST | Standby status |
| CM_GPU_GPU_CLKCTRL[17:16] IDLEST | Idle status |
Table 3-201 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
| Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
|---|---|---|---|---|---|
| GPU | Available | N/A | Available | CM_GPU_GPU_CLKCTRL[1:0] MODULEMODE | Read/write |