SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Each clock domain (CLK1 and CLK2) has it own host, flag mux, slave NIUs, and bandwidth regulators. Table 14-9 lists the relationships between these domains and these elements.
| Clock Domain | Elements |
|---|---|
| HOST_CLK1_1 | |
| L4_WKUP | |
| VCP1 | |
| VCP2 | |
| QSPI | |
| L4_PER3_P1 | |
| L4_PER3_P2 | |
| L4_PER3_P3 | |
| L4_PER1_P1 | |
| L4_PER1_P2 | |
| L4_PER1_P3 | |
| L4_PER2_P1 | |
| L4_PER2_P2 | |
| L4_PER2_P3 | |
| McASP1 | |
| McASP2 | |
| McASP3 | |
| GPMC | |
| L4_CFG | |
| IPU1 | |
| L3_CLK1_1 | IPU2 |
| DSP1 SDMA | |
| DSP2 SDMA | |
| EVE1 | |
| EVE2 | |
| DSS | |
| IVA SL2IF | |
| DMM_P1 | |
| DMM_P2 | |
| OCMC_RAM2 | |
| OCMC_RAM3 | |
| IVA CFG | |
| BB2D | |
| MMU1 | |
| OCMC_RAM1 | |
| TPCC | |
| TPTC1 CFG | |
| TPTC2 CFG | |
| MMU2 | |
| PCIe 1 | |
| PCIe 2 | |
| GPU | |
| HOST_CLK1_2 | |
| FLAGMUX_CLK1_MERGE | |
| FLAGMUX_CLK1_1 | |
| FLAGMUX_CLK1_2 | |
| FLAGMUX_CLK1_TIMEOUT1 | |
| FLAGMUX_CLK1_TIMEOUT2 | |
| DSP1_EDMA_BW_REGULATOR | |
| DSP2_EDMA_BW_REGULATOR | |
| EVE1_TC0_BW_REGULATOR | |
| EVE2_TC0_BW_REGULATOR | |
| EVE1_TC1_BW_REGULATOR | |
| EVE2_TC1_BW_REGULATOR | |
| VPE_P1_BW_LIMITER | |
| L3_CLK1_2 | VPE_P2_BW_LIMITER |
| IVA_BW_REGULATOR | |
| BB2D_P1_BW_REGULATOR | |
| BB2D_P2_BW_REGULATOR | |
| EDMA_TC1_RD_BW_LIMITER | |
| EDMA_TC1_WR_BW_LIMITER | |
| EDMA_TC2_RD_BW_LIMITER | |
| EDMA_TC2_WR_BW_LIMITER | |
| MMU1_BW_LIMITER | |
| PCIESS1_BW_REGULATOR | |
| PCIESS2_BW_REGULATOR | |
| GPU_P1_BW_REGULATOR | |
| GPU_P2_BW_REGULATOR | |
| MMU2_BW_REGULATOR | |
| L3_CLK2 | HOST_CLK2_1 |
| DEBUGSS_CT_TBR_TARG | |
| L3_INSTR | |
| STATCOLL0 | |
| STATCOLL1 | |
| STATCOLL2 | |
| STATCOLL3 | |
| STATCOLL4 | |
| STATCOLL5 | |
| STATCOLL6 | |
| STATCOLL7 | |
| STATCOLL8 | |
| STATCOLL9 | |
| FLAGMUX_CLK2_1 | |
| FLAGMUX_CLK2_TIMEOUT | |
| FLAGMUX_STATCOLLS |