SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-174 lists the clocks received by each module of the clock domain and the role (that is, functional clock or interface clock).
| Module | Clock | Clock Type |
|---|---|---|
| AES1 | L4SEC_L3_GICLK | Interface |
| AES2 | L4SEC_L3_GICLK | Interface |
| SHA2MD5_1 | L4SEC_L3_GICLK | Interface |
| SHA2MD5_2 | L4SEC_L3_GICLK | Interface |
| CryptoDMA | L4SEC_L3_GICLK | Interface(1) and Functional |
| DES3DES | L4SEC_L3_GICLK | Interface(1) |
| RNG | L4SEC_L3_GICLK | Interface(1) |
| FPKA | L4SEC_L3_GICLK | Interface(1) and Functional(2) |
Table 3-175 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
| Module | Clock-Management Protocol | Status Bit Field | Role |
|---|---|---|---|
| AES1 | Slave | CM_L4SEC_AES1_CLKCTRL[17:16] IDLEST | Idle status |
| AES2 | Slave | CM_L4SEC_AES2_CLKCTRL[17:16] IDLEST | Idle status |
| SHA2MD5_1 | Slave | CM_L4SEC_SHA2MD51_CLKCTRL[17:16] IDLEST | Idle status |
| SHA2MD5_2 | Slave | CM_L4SEC_SHA2MD52_CLKCTRL[17:16] IDLEST | Idle status |
| CryptoDMA | Master/Slave | CM_L4SEC_DMA_CRYPTO_CLKCTRL[18] STBYST | Standby status |
| CM_L4SEC_DMA_CRYPTO_CLKCTRL [17:16] IDLEST | Idle status | ||
| DES3DES | Slave | CM_L4SEC_DES3DES_CLKCTRL[17:16] IDLEST | Idle status |
| RNG | Slave | CM_L4SEC_RNG_CLKCTRL[17:16] IDLEST | Idle status |
| FPKA | Slave | CM_L4SEC_FPKA_CLKCTRL[17:16] IDLEST | Idle status |