SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
| Register Name | Type | Register Width (Bits) | Address Offset | CLK1_2_MMU2_BW_REGULATOR L3_MAIN Physical Address |
|---|---|---|---|---|
| L3_BW_REGULATOR_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 3B00 |
| L3_BW_REGULATOR_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 3B04 |
| L3_BW_REGULATOR_BANDWIDTH | RW | 32 | 0x0000 0008 | 0x4480 3B08 |
| L3_BW_REGULATOR_WATERMARK | RW | 32 | 0x0000 000C | 0x4480 3B0C |
| L3_BW_REGULATOR_PRESS | R | 32 | 0x0000 0010 | 0x4480 3B10 |
| L3_BW_REGULATOR_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 3B14 |
| Register Name | Type | Register Width (Bits) | Address Offset | CLK1_2_EVE1_TC0_BW_REGULATOR L3_MAIN Physical Address |
|---|---|---|---|---|
| L3_BW_REGULATOR_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 4200 |
| L3_BW_REGULATOR_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 4204 |
| L3_BW_REGULATOR_BANDWIDTH | RW | 32 | 0x0000 0008 | 0x4480 4208 |
| L3_BW_REGULATOR_WATERMARK | RW | 32 | 0x0000 000C | 0x4480 420C |
| L3_BW_REGULATOR_PRESS | R | 32 | 0x0000 0010 | 0x4480 4210 |
| L3_BW_REGULATOR_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 4214 |
| Register Name | Type | Register Width (Bits) | Address Offset | CLK1_2_EVE2_TC0_BW_REGULATOR L3_MAIN Physical Address | CLK1_2_EVE1_TC1_BW_REGULATOR L3_MAIN Physical Address | CLK1_2_EVE2_TC1_BW_REGULATOR L3_MAIN Physical Address |
|---|---|---|---|---|---|---|
| L3_BW_REGULATOR_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 4300 | 0x4480 4600 | 0x4480 4700 |
| L3_BW_REGULATOR_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 4304 | 0x4480 4604 | 0x4480 4704 |
| L3_BW_REGULATOR_BANDWIDTH | RW | 32 | 0x0000 0008 | 0x4480 4308 | 0x4480 4608 | 0x4480 4708 |
| L3_BW_REGULATOR_WATERMARK | RW | 32 | 0x0000 000C | 0x4480 430C | 0x4480 460C | 0x4480 470C |
| L3_BW_REGULATOR_PRESS | R | 32 | 0x0000 0010 | 0x4480 4310 | 0x4480 4610 | 0x4480 4710 |
| L3_BW_REGULATOR_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 4314 | 0x4480 4614 | 0x4480 4714 |
| Register Name | Type | Register Width (Bits) | Address Offset | CLK1_2_DSP2_EDMA_BW_REGULATOR L3_MAIN Physical Address | CLK1_2_DSP1_EDMA_BW_REGULATOR L3_MAIN Physical Address | CLK1_2_DSP1_MDMA_BW_REGULATOR L3_MAIN Physical Address |
|---|---|---|---|---|---|---|
| L3_BW_REGULATOR_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 4A00 | 0x4480 4B00 | 0x4480 4C00 |
| L3_BW_REGULATOR_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 4A04 | 0x4480 4B04 | 0x4480 4C04 |
| L3_BW_REGULATOR_BANDWIDTH | RW | 32 | 0x0000 0008 | 0x4480 4A08 | 0x4480 4B08 | 0x4480 4C08 |
| L3_BW_REGULATOR_WATERMARK | RW | 32 | 0x0000 000C | 0x4480 4A0C | 0x4480 4B0C | 0x4480 4C0C |
| L3_BW_REGULATOR_PRESS | R | 32 | 0x0000 0010 | 0x4480 4A10 | 0x4480 4B10 | 0x4480 4C10 |
| L3_BW_REGULATOR_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 4A14 | 0x4480 4B14 | 0x4480 4C14 |
| Register Name | Type | Register Width (Bits) | Address Offset | CLK1_2_DSP2_MDMA_BW_REGULATOR L3_MAIN Physical Address | CLK1_2_BB2D_P1_BW_REGULATOR L3_MAIN Physical Address | CLK1_2_IVA_BW_REGULATOR L3_MAIN Physical Address |
|---|---|---|---|---|---|---|
| L3_BW_REGULATOR_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 4D00 | 0x4480 4E00 | 0x4480 5000 |
| L3_BW_REGULATOR_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 4D04 | 0x4480 4E04 | 0x4480 5004 |
| L3_BW_REGULATOR_BANDWIDTH | RW | 32 | 0x0000 0008 | 0x4480 4D08 | 0x4480 4E08 | 0x4480 5008 |
| L3_BW_REGULATOR_WATERMARK | RW | 32 | 0x0000 000C | 0x4480 4D0C | 0x4480 4E0C | 0x4480 500C |
| L3_BW_REGULATOR_PRESS | R | 32 | 0x0000 0010 | 0x4480 4D10 | 0x4480 4E10 | 0x4480 5010 |
| L3_BW_REGULATOR_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 4D14 | 0x4480 4E14 | 0x4480 5014 |
| Register Name | Type | Register Width (Bits) | Address Offset | CLK1_2_BB2D_P2_BW_REGULATOR L3_MAIN Physical Address | CLK1_2_GPU_P1_BW_REGULATOR L3_MAIN Physical Address | CLK1_2_GPU_P2_BW_REGULATOR L3_MAIN Physical Address |
|---|---|---|---|---|---|---|
| L3_BW_REGULATOR_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 5100 | 0x4480 5200 | 0x4480 5300 |
| L3_BW_REGULATOR_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 5104 | 0x4480 5204 | 0x4480 5304 |
| L3_BW_REGULATOR_BANDWIDTH | RW | 32 | 0x0000 0008 | 0x4480 5108 | 0x4480 5208 | 0x4480 5308 |
| L3_BW_REGULATOR_WATERMARK | RW | 32 | 0x0000 000C | 0x4480 510C | 0x4480 520C | 0x4480 530C |
| L3_BW_REGULATOR_PRESS | R | 32 | 0x0000 0010 | 0x4480 5110 | 0x4480 5210 | 0x4480 5310 |
| L3_BW_REGULATOR_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 5114 | 0x4480 5214 | 0x4480 5314 |
| Register Name | Type | Register Width (Bits) | Address Offset | CLK1_2_PCIESS2_BW_REGULATOR L3_MAIN Physical Address | CLK1_2_PCIESS1_BW_REGULATOR L3_MAIN Physical Address | CLK1_2_GMAC_SW_BW_REGULATOR L3_MAIN Physical Address |
|---|---|---|---|---|---|---|
| L3_BW_REGULATOR_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4480 5400 | 0x4480 5500 | 0x4480 5600 |
| L3_BW_REGULATOR_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4480 5404 | 0x4480 5504 | 0x4480 5604 |
| L3_BW_REGULATOR_BANDWIDTH | RW | 32 | 0x0000 0008 | 0x4480 5408 | 0x4480 5508 | 0x4480 5608 |
| L3_BW_REGULATOR_WATERMARK | RW | 32 | 0x0000 000C | 0x4480 540C | 0x4480 550C | 0x4480 560C |
| L3_BW_REGULATOR_PRESS | R | 32 | 0x0000 0010 | 0x4480 5410 | 0x4480 5510 | 0x4480 5610 |
| L3_BW_REGULATOR_CLEARHISTORY | RW | 32 | 0x0000 0014 | 0x4480 5414 | 0x4480 5514 | 0x4480 5614 |