SPRAD21I May 2022 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1 , AM62P , AM62P-Q1
The processor family supports x4 (four) data lanes and x1 (single) clock lane, x2 (dual) link LVDS OLDI display interface. OLDI0 interface can be configured for x2 OLDI-SL single-link or x1 OLDI-DL dual-link display mode.
When OLDI0 display interface is configured for dual-link display mode, there are "Odd/Even" requirements (for pixels). Data lanes A0, A1, A2, A3 correspond to Odd pixels and data lanes A4, A5, A6, A7 correspond to the Even pixels.
When OLDI0 interface is configured for x2 single-link display mode, the OLDI0 interface supports (can be configured) only mirrored (duplicate, due to internal hardware support/configuration) mode.
Refer to the processor-specific data sheet for supported display resolution.
The processor family supports configuring the OLDI display interface for x2 OLDI-SL single-link (x4 (four) data lanes and x1 (single) clock lane) or x1 OLDI-DL dual-link (x8 (eight) data lanes and x2 (dual) clock lane) display mode. For OLDI-DL dual-link A0 through A3 correspond to the ODD pixels and A4 through A7 correspond to the even pairs.
When OLDI0 interface is configured for x2 OLDI-SL single-link display mode, the OLDI0 interface supports (can be configured) independent display streams (non-duplicate mode, non-mirrored mode).
Refer to the processor-specific data sheet for supported display resolution.