SPRAD21I May 2022 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1 , AM62P , AM62P-Q1
The processor family supports x1 Camera Serial interface CSI-RX, CSI-2, CSIRX0 instance, x4 Lane with D-PHY (DPHY, DPHY_RX) and are MIPI CSI-2 v1.3 Compliant + MIPI D-PHY 1.2 compliant (CSIRX0). CSIRX0 supports up to x4 (1, 2, 3, or 4) Data Lane connection to D-PHY (DPHY_RX). For maximum supported data rate, see the Multimedia, Camera Serial interface (CSI-2) Receiver with Lane D-PHY section in the Features chapter of processor-specific data sheet.
The DPHY_RX (CSI-RX) supports a x1 (single) clock lane and all the data lanes are clocked at the same frequency. The frame rate is determined by start-of-frame, end-of-frame signaling and allows handling the input sources with different frame rates per channel.
The CSI_RX_IF has no dedicated pins. At the device level, video inputs come from the DPHY_RX.