SPRAD21I May 2022 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1 , AM62P , AM62P-Q1
The following clock outputs are available on the processor for test and debug purposes only:
MCU_SYSCLKOUT0
MCU_PLL0_HSDIV0_CLKOUT (MCU_SYSCLKOUT0) is divided by 4 and connected to specific pins named MCU_SYSCLKOUT0. The clock output is provided for test or debug purposes only.
SYSCLKOUT0
MAIN_PLL0_HSDIV0_CLKOUT (SYSCLKOUT0) is divided by 4 and connected to specific pins named SYSCLKOUT0. The clock output is provided for test or debug purposes only.
OBSCLK0 (available on two pins in AM62x), OBSCLKn [n = 0-1] (in AM62Ax and AM62Px) and MCU_OBSCLK0
Observation clock (OBSCLK0, OBSCLK1 and MCU_OBSCLK0) outputs are recommended to be used for test or debug purpose only. Observation clocks can be used to select one of the several internal clocks as output. The observation clock is not expected to be used as a clock source for any external device. As stated in the processor-specific data sheet, OBSCLK0, OBSCLK1 and MCU_OBSCLK0 signals are provided for test or debug purpose only.
The recommendation is to provide TPs and parallel pulls (10kΩ or 47kΩ) when feasible for the processor pins designated MCU_SYSCLKOUT0, SYSCLKOUT0, OBSCLK0, OBSCLK1 and MCU_OBSCLK0.
In case the clock output pins are configured for alternate functions, the recommendation is to insert a TP on the trace and provide provision to isolated the signals from the attached device for test or debug.