TIDUA05B June 2015 – March 2025
Because of the low current demanded by the analog signal chain, as described in Section 4.1, and to achieve high-performance with very low noise, the LDO is again a mandatory choice. Indeed, because of the high PSRR featured by TI LDOs, the AC noise generated by the switcher is blocked and does not affect the noise sensitive analog parts, like the ADCs and the input buffers and amplifiers.
The 5-V rail is dedicated to the analog buffers and amplifiers as well as to the analog supply voltage of the ADS8354 ADC. The 3.3 V is dedicated to the digital supply of the ADS8354 and the comparators to ensure a 3.3-V interface to the host processor without the need for I/O level-shifters. Because of the low power consumptions of the selected components, an LDO each was selected for the 3.3-V and 5-V rail with a nominal output current of 100 mA.
A fixed 3.3-V LDO TPS79933 was used for the 3.3-V rail, the TPS71701 was used for the 5-V rail. The schematic is shown in Figure 4-12. The 5-V output voltage is set by the feedback resistors R15 and R16 with the TPS71701 VREF = 0.8 V, according to Equation 15.

Figure 4-12 Schematic for 5-V and 3.3-V PoL for Signal Chain