TIDUA05B June 2015 – March 2025
The ADS8354 uses the serial clock (SCLK) for synchronizing data transfers in and out of the device. The CS signal defines one conversion and serial transfer frame. A frame starts with a CS falling edge and ends with a CS rising edge. Between the start and end of the frame, a minimum of N SCLK falling edges must be provided to validate the read or write operation. As shown in Table 4-3, N depends upon the interface mode used to read the conversion result. When N SCLK falling edges are provided, the write operation attempted in the frame is validated and the internal user-programmable registers are updated on the subsequent CS rising edge. This CS rising edge also ends the frame. If CS is brought high before providing N SCLK falling edges, the write operation attempted in the frame is not valid.
| INTERFACE MODE | MINIMUM SCLK FALLING EDGES REQUIRED TO VALIDATE WRITE OPERATION N |
|---|---|
| 32-CLK, dual-SDO mode (default) | 32 |
| 32-CLK, single-SDO mode | 48 |
| 16-CLK, dual-SDO mode | 16 |
| 16-CLK, single-SDO mode | 32 |
The example firmware on the F28069M Piccolo MCU initializes the ADS8354 in the 32-CLK, single SDO mode.
For more details on the serial interface mode and read and write operations, refer to the ADxx54 data sheet.