TIDUA05B June 2015 – March 2025
Device specific layout guidelines for each individual TI part used in this design can be found in the corresponding datasheet.
The following pictures provide layout guidelines specific to the TIDA-00176 design.
Because of the sensitivity of the analog signal conditioning parts, the design of a four-layers PCB with at least one complete ground plane is highly recommended; this will improve the noise immunity of the system.
Particular attention is also necessary when routing the two sine/cosine signals (to avoid cross-talk problems/interferences); also the power management section (the switcher TPS54040A, in particular) should be properly routed and well separated from the sensitive part of the board to avoid the latter catching noise from the switcher.
Figure 8-4 THS4531A Layout
Figure 8-5 ADS8354, 16-Bit ADC Layout
Figure 8-6 OPA2365 Input Buffer Layout Hint
Figure 8-7 OPA2365 Differential to Single-Ended Amplifier Layout Hint
Figure 8-8 TLV3202 Layout
Figure 8-9 TPS54040A Layout
Figure 8-10 GND Layer
Figure 8-11 Supply Layer