SLAU847E October 2022 – May 2025 MSPM0L1105 , MSPM0L1106 , MSPM0L1116 , MSPM0L1117 , MSPM0L1227 , MSPM0L1227-Q1 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2227 , MSPM0L2227-Q1 , MSPM0L2228 , MSPM0L2228-Q1
The TRNG module provides four interrupt sources which can be configured to source a CPU interrupt event. Table 30-469 lists the TRNG interrupt conditions.
| Index (IIDX) | Name | Description |
|---|---|---|
| 1 | IRQ_HEALTH_FAIL | Indicates that a health test has failed. |
| 2 | IRQ_CMD_FAIL | Indicates that a CMD which was issued has failed. |
| 3 | IRQ_CMD_DONE | Indicates that a CMD which was issued has completed. |
| 4 | IRQ_CAPTURED_RDY | Indicates that a new 32-bit data word containing random bits is available to be read by the processor. |
The CPU interrupt event configuration is managed with the CPU_INT event management registers. See Section 7.2.5 for guidance on configuring these registers for CPU interrupts.