SLAU847E October 2022 – May 2025 MSPM0L1105 , MSPM0L1106 , MSPM0L1116 , MSPM0L1117 , MSPM0L1227 , MSPM0L1227-Q1 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2227 , MSPM0L2227-Q1 , MSPM0L2228 , MSPM0L2228-Q1
The low-frequency clock system is part of LFSS, but the control bits are located in the SYSCTL module. Figure 26-1 illustrates the components of the clock system.
The control bits for LFCLK control is located inside the SYSCTL registers. In case of a power loss of the VDD / VCORE domain, the contents of the registers are lost.
In devices with a dedicated backup power domain (PDB) which remains powered by VBAT:
In devices without a dedicated backup power domain:
In both scenarios, the user must reconfigure the LFCLK registers after restoring power on VDD / VCORE to the device.