SLAU847E October 2022 – May 2025 MSPM0L1105 , MSPM0L1106 , MSPM0L1116 , MSPM0L1117 , MSPM0L1227 , MSPM0L1227-Q1 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2227 , MSPM0L2227-Q1 , MSPM0L2228 , MSPM0L2228-Q1
In SHUTDOWN mode, devices with a PDB domain will have LFCLK and RTC, otherwise no clocks are available. The core regulator is completely disabled and all SRAM and register contents are lost, with the exception of the general-purpose memory in SYSCTL that can be used to store state information. LFSS register contents are maintained in shutdown mode while VBAT is powered.The BOR and bandgap circuit are disabled.
Specific IO configuration settings are retained in the SHUTDOWN operating mode.
The device can wake through a wake-up capable IO, a debug connection, or NRST. On devices with the PDB, LFSS peripherals are able to wake the device from shutdown mode.
SHUTDOWN mode has the lowest current consumption of any operating mode. Exiting SHUTDOWN mode triggers a BOR.