SLAU847E October 2022 – May 2025 MSPM0L1105 , MSPM0L1106 , MSPM0L1116 , MSPM0L1117 , MSPM0L1227 , MSPM0L1227-Q1 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2227 , MSPM0L2227-Q1 , MSPM0L2228 , MSPM0L2228-Q1
The ADC peripheral can leverage the internal configurable reference or an external reference using the VRSEL control bits in the ADC MEMCTL register.
The user must make sure that the VREF reference buffer has settled before triggering an ADC conversion when using an internal reference as the ADC voltage reference (VR+). Refer to the device-specific data sheet for VREF settling times and refer to the ADC chapter for more details on all of the reference options available for the ADC peripheral.
The comparator peripheral can leverage the external reference using the REFSRC control bits within the CTL2 register associated with the COMP.
Refer to the COMP chapter for more details on all of the reference options available for the comparator peripheral.
The OPA peripheral can leverage the external reference for setting a voltage bias on the noninverting input terminal of the amplifier using the PSEL control bits in the CFG register.
Refer to the OPA chapter for more details on all of the channels available for the noninverting amplifier input terminal of the amplifier.