SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Table 3-266 lists the memory-mapped registers for the MEMSS_C_CONFIG_REGS registers. All register offset addresses not listed in Table 3-266 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Protection |
|---|---|---|---|
| 0h | CPA0_MEM_CONFIG | CPA0 Memory Configuration Register | PARITY |
| 4h | CPA0_MEM_CONFIG_LOCK | Temporary Lock for CPA0 Memory Configuration Register | PARITY |
| 8h | CPA0_MEM_CONFIG_COMMIT | Permament Lock for CPA0 Memory Configuration Register | PARITY |
| 10h | CPA1_MEM_CONFIG | CPA1 Memory Configuration Register | PARITY |
| 14h | CPA1_MEM_CONFIG_LOCK | Temporary Lock for CPA1 Memory Configuration Register | PARITY |
| 18h | CPA1_MEM_CONFIG_COMMIT | Permament Lock for CPA1 Memory Configuration Register | PARITY |
| 20h | CDA0_MEM_CONFIG | CDA0 Memory Configuration Register | PARITY |
| 24h | CDA0_MEM_CONFIG_LOCK | Temporary Lock for CDA0 Memory Configuration Register | PARITY |
| 28h | CDA0_MEM_CONFIG_COMMIT | Permament Lock for CDA0 Memory Configuration Register | PARITY |
| 30h | CDA1_MEM_CONFIG | CDA1 Memory Configuration Register | PARITY |
| 34h | CDA1_MEM_CONFIG_LOCK | Temporary Lock for CDA1 Memory Configuration Register | PARITY |
| 38h | CDA1_MEM_CONFIG_COMMIT | Permament Lock for CDA1 Memory Configuration Register | PARITY |
| 40h | CDA2_MEM_CONFIG | CDA2 Memory Configuration Register | PARITY |
| 44h | CDA2_MEM_CONFIG_LOCK | Temporary Lock for CDA2 Memory Configuration Register | PARITY |
| 48h | CDA2_MEM_CONFIG_COMMIT | Permament Lock for CDA2 Memory Configuration Register | PARITY |
| 50h | CDA3_MEM_CONFIG | CDA3 Memory Configuration Register | PARITY |
| 54h | CDA3_MEM_CONFIG_LOCK | Temporary Lock for CDA3 Memory Configuration Register | PARITY |
| 58h | CDA3_MEM_CONFIG_COMMIT | Permament Lock for CDA3 Memory Configuration Register | PARITY |
| 60h | CDA4_MEM_CONFIG | CDA4 Memory Configuration Register | PARITY |
| 64h | CDA4_MEM_CONFIG_LOCK | Temporary Lock for CDA4 Memory Configuration Register | PARITY |
| 68h | CDA4_MEM_CONFIG_COMMIT | Permament Lock for CDA4 Memory Configuration Register | PARITY |
| 70h | CDA5_MEM_CONFIG | CDA5 Memory Configuration Register | PARITY |
| 74h | CDA5_MEM_CONFIG_LOCK | Temporary Lock for CDA5 Memory Configuration Register | PARITY |
| 78h | CDA5_MEM_CONFIG_COMMIT | Permament Lock for CDA5 Memory Configuration Register | PARITY |
| 80h | CDA6_MEM_CONFIG | CDA6 Memory Configuration Register | PARITY |
| 84h | CDA6_MEM_CONFIG_LOCK | Temporary Lock for CDA6 Memory Configuration Register | PARITY |
| 88h | CDA6_MEM_CONFIG_COMMIT | Permament Lock for CDA6 Memory Configuration Register | PARITY |
| 90h | CDA7_MEM_CONFIG | CDA7 Memory Configuration Register | PARITY |
| 94h | CDA7_MEM_CONFIG_LOCK | Temporary Lock for CDA7 Memory Configuration Register | PARITY |
| 98h | CDA7_MEM_CONFIG_COMMIT | Permament Lock for CDA7 Memory Configuration Register | PARITY |
| A0h | CDA8_MEM_CONFIG | CDA8 Memory Configuration Register | PARITY |
| A4h | CDA8_MEM_CONFIG_LOCK | Temporary Lock for CDA8 Memory Configuration Register | PARITY |
| A8h | CDA8_MEM_CONFIG_COMMIT | Permament Lock for CDA8 Memory Configuration Register | PARITY |
| B0h | CDA9_MEM_CONFIG | CDA9 Memory Configuration Register | PARITY |
| B4h | CDA9_MEM_CONFIG_LOCK | Temporary Lock for CDA9 Memory Configuration Register | PARITY |
| B8h | CDA9_MEM_CONFIG_COMMIT | Permament Lock for CDA9 Memory Configuration Register | PARITY |
| C0h | CDA10_MEM_CONFIG | CDA10 Memory Configuration Register | PARITY |
| C4h | CDA10_MEM_CONFIG_LOCK | Temporary Lock for CDA10 Memory Configuration Register | PARITY |
| C8h | CDA10_MEM_CONFIG_COMMIT | Permament Lock for CDA10 Memory Configuration Register | PARITY |
| D0h | CDA11_MEM_CONFIG | CDA11 Memory Configuration Register | PARITY |
| D4h | CDA11_MEM_CONFIG_LOCK | Temporary Lock for CDA11 Memory Configuration Register | PARITY |
| D8h | CDA11_MEM_CONFIG_COMMIT | Permament Lock for CDA11 Memory Configuration Register | PARITY |
Complex bit access types are encoded to fit into small table cells. Table 3-267 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| R-0 | R -0 | Read Returns 0s |
| Write Type | ||
| W | W | Write |
| W1S | W 1S | Write 1 to set |
| WSonce | W Sonce | Write Set once |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
CPA0_MEM_CONFIG is shown in Figure 3-270 and described in Table 3-268.
Return to the Summary Table.
CPA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CPA0 memory is not Intialized 1 : CPA0 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CPA0_MEM_CONFIG_LOCK is shown in Figure 3-271 and described in Table 3-269.
Return to the Summary Table.
Temporary Lock for CPA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CPA0_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CPA0_MEM_CONFIG | R/W | 0h | 0 : Write to CPA0_MEM_CONFIG is allowed. 1 : Write to CPA0_MEM_CONFIG is not allowed. Note : This bit can only be modified if CPA0_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CPA0_MEM_CONFIG_COMMIT is shown in Figure 3-272 and described in Table 3-270.
Return to the Summary Table.
Permament Lock for CPA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CPA0_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CPA0_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CPA0_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CPA0_MEM_CONFIG is modifiable 1 : CPA0_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CPA1_MEM_CONFIG is shown in Figure 3-273 and described in Table 3-271.
Return to the Summary Table.
CPA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CPA1 memory is not Intialized 1 : CPA1 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CPA1_MEM_CONFIG_LOCK is shown in Figure 3-274 and described in Table 3-272.
Return to the Summary Table.
Temporary Lock for CPA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CPA1_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CPA1_MEM_CONFIG | R/W | 0h | 0 : Write to CPA1_MEM_CONFIG is allowed. 1 : Write to CPA1_MEM_CONFIG is not allowed. Note : This bit can only be modified if CPA1_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CPA1_MEM_CONFIG_COMMIT is shown in Figure 3-275 and described in Table 3-273.
Return to the Summary Table.
Permament Lock for CPA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CPA1_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CPA1_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CPA1_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CPA1_MEM_CONFIG is modifiable 1 : CPA1_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA0_MEM_CONFIG is shown in Figure 3-276 and described in Table 3-274.
Return to the Summary Table.
CDA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA0 memory is not Intialized 1 : CDA0 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA0_MEM_CONFIG_LOCK is shown in Figure 3-277 and described in Table 3-275.
Return to the Summary Table.
Temporary Lock for CDA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA0_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA0_MEM_CONFIG | R/W | 0h | 0 : Write to CDA0_MEM_CONFIG is allowed. 1 : Write to CDA0_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA0_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA0_MEM_CONFIG_COMMIT is shown in Figure 3-278 and described in Table 3-276.
Return to the Summary Table.
Permament Lock for CDA0 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA0_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA0_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA0_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA0_MEM_CONFIG is modifiable 1 : CDA0_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA1_MEM_CONFIG is shown in Figure 3-279 and described in Table 3-277.
Return to the Summary Table.
CDA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA1 memory is not Intialized 1 : CDA1 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA1_MEM_CONFIG_LOCK is shown in Figure 3-280 and described in Table 3-278.
Return to the Summary Table.
Temporary Lock for CDA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA1_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA1_MEM_CONFIG | R/W | 0h | 0 : Write to CDA1_MEM_CONFIG is allowed. 1 : Write to CDA1_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA1_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA1_MEM_CONFIG_COMMIT is shown in Figure 3-281 and described in Table 3-279.
Return to the Summary Table.
Permament Lock for CDA1 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA1_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA1_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA1_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA1_MEM_CONFIG is modifiable 1 : CDA1_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA2_MEM_CONFIG is shown in Figure 3-282 and described in Table 3-280.
Return to the Summary Table.
CDA2 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA2 memory is not Intialized 1 : CDA2 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA2_MEM_CONFIG_LOCK is shown in Figure 3-283 and described in Table 3-281.
Return to the Summary Table.
Temporary Lock for CDA2 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA2_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA2_MEM_CONFIG | R/W | 0h | 0 : Write to CDA2_MEM_CONFIG is allowed. 1 : Write to CDA2_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA2_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA2_MEM_CONFIG_COMMIT is shown in Figure 3-284 and described in Table 3-282.
Return to the Summary Table.
Permament Lock for CDA2 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA2_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA2_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA2_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA2_MEM_CONFIG is modifiable 1 : CDA2_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA3_MEM_CONFIG is shown in Figure 3-285 and described in Table 3-283.
Return to the Summary Table.
CDA3 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA3 memory is not Intialized 1 : CDA3 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA3_MEM_CONFIG_LOCK is shown in Figure 3-286 and described in Table 3-284.
Return to the Summary Table.
Temporary Lock for CDA3 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA3_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA3_MEM_CONFIG | R/W | 0h | 0 : Write to CDA3_MEM_CONFIG is allowed. 1 : Write to CDA3_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA3_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA3_MEM_CONFIG_COMMIT is shown in Figure 3-287 and described in Table 3-285.
Return to the Summary Table.
Permament Lock for CDA3 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA3_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA3_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA3_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA3_MEM_CONFIG is modifiable 1 : CDA3_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA4_MEM_CONFIG is shown in Figure 3-288 and described in Table 3-286.
Return to the Summary Table.
CDA4 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA4 memory is not Intialized 1 : CDA4 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA4_MEM_CONFIG_LOCK is shown in Figure 3-289 and described in Table 3-287.
Return to the Summary Table.
Temporary Lock for CDA4 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA4_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA4_MEM_CONFIG | R/W | 0h | 0 : Write to CDA4_MEM_CONFIG is allowed. 1 : Write to CDA4_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA4_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA4_MEM_CONFIG_COMMIT is shown in Figure 3-290 and described in Table 3-288.
Return to the Summary Table.
Permament Lock for CDA4 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA4_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA4_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA4_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA4_MEM_CONFIG is modifiable 1 : CDA4_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA5_MEM_CONFIG is shown in Figure 3-291 and described in Table 3-289.
Return to the Summary Table.
CDA5 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA5 memory is not Intialized 1 : CDA5 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA5_MEM_CONFIG_LOCK is shown in Figure 3-292 and described in Table 3-290.
Return to the Summary Table.
Temporary Lock for CDA5 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA5_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA5_MEM_CONFIG | R/W | 0h | 0 : Write to CDA5_MEM_CONFIG is allowed. 1 : Write to CDA5_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA5_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA5_MEM_CONFIG_COMMIT is shown in Figure 3-293 and described in Table 3-291.
Return to the Summary Table.
Permament Lock for CDA5 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA5_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA5_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA5_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA5_MEM_CONFIG is modifiable 1 : CDA5_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA6_MEM_CONFIG is shown in Figure 3-294 and described in Table 3-292.
Return to the Summary Table.
CDA6 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA6 memory is not Intialized 1 : CDA6 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA6_MEM_CONFIG_LOCK is shown in Figure 3-295 and described in Table 3-293.
Return to the Summary Table.
Temporary Lock for CDA6 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA6_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA6_MEM_CONFIG | R/W | 0h | 0 : Write to CDA6_MEM_CONFIG is allowed. 1 : Write to CDA6_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA6_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA6_MEM_CONFIG_COMMIT is shown in Figure 3-296 and described in Table 3-294.
Return to the Summary Table.
Permament Lock for CDA6 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA6_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA6_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA6_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA6_MEM_CONFIG is modifiable 1 : CDA6_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA7_MEM_CONFIG is shown in Figure 3-297 and described in Table 3-295.
Return to the Summary Table.
CDA7 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA7 memory is not Intialized 1 : CDA7 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA7_MEM_CONFIG_LOCK is shown in Figure 3-298 and described in Table 3-296.
Return to the Summary Table.
Temporary Lock for CDA7 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA7_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA7_MEM_CONFIG | R/W | 0h | 0 : Write to CDA7_MEM_CONFIG is allowed. 1 : Write to CDA7_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA7_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA7_MEM_CONFIG_COMMIT is shown in Figure 3-299 and described in Table 3-297.
Return to the Summary Table.
Permament Lock for CDA7 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA7_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA7_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA7_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA7_MEM_CONFIG is modifiable 1 : CDA7_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA8_MEM_CONFIG is shown in Figure 3-300 and described in Table 3-298.
Return to the Summary Table.
CDA8 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA8 memory is not Intialized 1 : CDA8 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA8_MEM_CONFIG_LOCK is shown in Figure 3-301 and described in Table 3-299.
Return to the Summary Table.
Temporary Lock for CDA8 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA8_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA8_MEM_CONFIG | R/W | 0h | 0 : Write to CDA8_MEM_CONFIG is allowed. 1 : Write to CDA8_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA8_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA8_MEM_CONFIG_COMMIT is shown in Figure 3-302 and described in Table 3-300.
Return to the Summary Table.
Permament Lock for CDA8 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA8_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA8_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA8_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA8_MEM_CONFIG is modifiable 1 : CDA8_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA9_MEM_CONFIG is shown in Figure 3-303 and described in Table 3-301.
Return to the Summary Table.
CDA9 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA9 memory is not Intialized 1 : CDA9 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA9_MEM_CONFIG_LOCK is shown in Figure 3-304 and described in Table 3-302.
Return to the Summary Table.
Temporary Lock for CDA9 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA9_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA9_MEM_CONFIG | R/W | 0h | 0 : Write to CDA9_MEM_CONFIG is allowed. 1 : Write to CDA9_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA9_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA9_MEM_CONFIG_COMMIT is shown in Figure 3-305 and described in Table 3-303.
Return to the Summary Table.
Permament Lock for CDA9 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA9_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA9_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA9_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA9_MEM_CONFIG is modifiable 1 : CDA9_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA10_MEM_CONFIG is shown in Figure 3-306 and described in Table 3-304.
Return to the Summary Table.
CDA10 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA10 memory is not Intialized 1 : CDA10 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA10_MEM_CONFIG_LOCK is shown in Figure 3-307 and described in Table 3-305.
Return to the Summary Table.
Temporary Lock for CDA10 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA10_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA10_MEM_CONFIG | R/W | 0h | 0 : Write to CDA10_MEM_CONFIG is allowed. 1 : Write to CDA10_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA10_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA10_MEM_CONFIG_COMMIT is shown in Figure 3-308 and described in Table 3-306.
Return to the Summary Table.
Permament Lock for CDA10 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA10_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA10_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA10_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA10_MEM_CONFIG is modifiable 1 : CDA10_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |
CDA11_MEM_CONFIG is shown in Figure 3-309 and described in Table 3-307.
Return to the Summary Table.
CDA11 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | INIT_STS | ||||||
| R-0h | R-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | INIT | ||||||
| R-0h | R-0/W1S-0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TESTMODE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-25 | RESERVED | R | 0h | Reserved |
| 24 | INIT_STS | R | 0h | 0 : CDA11 memory is not Intialized 1 : CDA11 memory Initialization Done Reset type: CPU1.SYSRSn |
| 23-17 | RESERVED | R | 0h | Reserved |
| 16 | INIT | R-0/W1S | 0h | Writing '1' will trigger memory initialization. Reset type: CPU1.SYSRSn |
| 15-2 | RESERVED | R | 0h | Reserved |
| 1-0 | TESTMODE | R/W | 0h | 0 : Normal mode of operation 1 : Write to ECC bits is disabled. ECC check on Read Data is disabled. 2 : Write to Data bits is disabled. ECC check on Read Data is disabled.Read Returns ECC bits. 3 : Normal mode of operation Reset type: CPU1.SYSRSn |
CDA11_MEM_CONFIG_LOCK is shown in Figure 3-310 and described in Table 3-308.
Return to the Summary Table.
Temporary Lock for CDA11 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA11_MEM_CONFIG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA11_MEM_CONFIG | R/W | 0h | 0 : Write to CDA11_MEM_CONFIG is allowed. 1 : Write to CDA11_MEM_CONFIG is not allowed. Note : This bit can only be modified if CDA11_MEM_CONFIG_COMMIT.COMMIT is cleared. Reset type: CPU1.SYSRSn |
CDA11_MEM_CONFIG_COMMIT is shown in Figure 3-311 and described in Table 3-309.
Return to the Summary Table.
Permament Lock for CDA11 Memory Configuration Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CDA11_MEM_CONFIG_LOCK | ||||||
| R-0h | WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | CDA11_MEM_CONFIG_LOCK | WSonce | 0h | When set, locks the CDA11_MEM_CONFIG_LOCK register. This bit cannot be cleared, except by reset. 0 : CDA11_MEM_CONFIG is modifiable 1 : CDA11_MEM_CONFIG is committed permanently Reset type: CPU1.SYSRSn |