SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
This section details the configuration of the EMIF subsystem, which is used by memory access initiators to support access to the EMIF peripheral.
Figure 14-15 shows that different initiators are connected to the fast and slow access ports. Fast access ports are limited to the primary CPU. Slow access ports take an additional cycle for accesses, but have mechanisms to improve throughput for certain scenarios like RTDMA accesses. Debug accesses are connected to slow access ports and are arbitrated externally from the EMIFSS. The round-robin arbitration scheme is used among all fast and slow access ports as follows: