SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
The Section 8.3 shown below describes the device level error handling and propagation from source to CPU. Error events from Error aggregator combined with other device level error events are provided to ESM (Error Signalling Module). Please refer to ESM error event map table for the complete list of error sources. ESM consolidates the responses to the error events and combined with other device level interrupt sources are sent to PIPE. For complete list of interrupts sent to PIPE refer to the PIPE channel mapping table. Optionally the error events can be configured to signal error pin output, trigger reset to device or respective CPU depending on the application through ESM. Refer to ESM chapter for more details.