SPRUJ79 November 2024 F29H850TU , F29H859TU-Q1
Table 10-1 shows the mapping of physical bank SECCFG sectors to CPU addresses, depending on the Flash bank mode and swap configuration.
| Bank Mode | CPUxSWAP | Region | CPU1/CPU2 Bank | CPU1 Address | CPU2 Address | CPU3 Bank | CPU3 Address |
|---|---|---|---|---|---|---|---|
| MODE 0 | Active | FLC1.B0/B1 | 0x10D8 1000 | 0x10D8 1800 | FLC2.B0/B1 | 0x10D8 9000 | |
| Update | FLC1.B2/B3 | 0x10D8 5000 | 0x10D8 5800 | FLC2.B2/B3 | 0x10D8 D000 | ||
| MODE 1 | SWAP = 0 | Active | FLC1.B0/B1 | 0x10D8 1000 | 0x10D8 1800 | FLC2.B0/B1 | 0x10D8 5000 |
| Update | FLC1.B2/B3 | 0x10D9 9000 | 0x10D9 9800 | FLC2.B2/B3 | 0x10D9 D000 | ||
| SWAP = 1 | Active | FLC1.B2/B3 | 0x10D8 1000 | 0x10D8 1800 | FLC2.B2/B3 | 0x10D8 5000 | |
| Update | FLC1.B0/B1 | 0x10D9 9000 | 0x10D9 9800 | FLC2.B0/B1 | 0x10D9 D000 | ||
| MODE 2 | Active | FLC1.B0/B1 | 0x10D8 1000 | 0x10D8 1800 | FLC2.B0/B1 | 0x10D9 1000 | |
| Update | FLC1.B2/B3 | 0x10D8 5000 | 0x10D8 5800 | FLC2.B2/B3 | 0x10D9 5000 | ||
| MODE 3 | SWAP = 0 | Active | FLC1.B0/B1 | 0x10D8 1000 | 0x10D8 1800 | FLC2.B0/B1 | 0x10D9 1000 |
| Update | FLC1.B2/B3 | 0x10D9 9000 | 0x10D9 9800 | FLC2.B2/B3 | 0x10D9 D000 | ||
| SWAP = 1 | Active | FLC1.B2/B3 | 0x10D8 1000 | 0x10D8 1800 | FLC2.B2/B3 | 0x10D9 1000 | |
| Update | FLC1.B0/B1 | 0x10D9 9000 | 0x10D9 9800 | FLC2.B0/B1 | 0x10D9 D000 |