SWCU195A December   2024  â€“ May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10

 

  1.   1
  2.   Read This First
    1.     About This Manual
    2.     Devices
    3.     Register, Field, and Bit Calls
    4.     Related Documentation
    5.     Trademarks
  3. Architectural Overview
    1. 1.1  Target Applications
    2. 1.2  Introduction
    3. 1.3  Arm Cortex M33
      1. 1.3.1 Processor Core
      2. 1.3.2 SysTick Timer
      3. 1.3.3 Nested Vectored Interrupt Controller
      4. 1.3.4 System Control Block (SCB)
      5. 1.3.5 TI Machine Learning Instruction Extensions
    4. 1.4  On-Chip Memory
      1. 1.4.1 SRAM
      2. 1.4.2 FLASH
      3. 1.4.3 ROM
    5. 1.5  Power Supply System
      1. 1.5.1 VDDS
      2. 1.5.2 VDDIO
      3. 1.5.3 VDDR
      4. 1.5.4 VDDD Digital Core Supply
      5. 1.5.5 DC/DC Converter
    6. 1.6  Radio
    7. 1.7  Hardware Security Module
    8. 1.8  AES 128-Bit Cryptographic Accelerator
    9. 1.9  System Timer (SYSTIM)
    10. 1.10 General Purpose Timers (LGPT)
    11. 1.11 Always-ON (AON) or Ultra-Low Leakage (ULL) Domain
      1. 1.11.1 Watchdog Timer
      2. 1.11.2 Battery and Temperature Monitor
      3. 1.11.3 Voltage Glitch Monitor (VGM)
      4. 1.11.4 Real-Time Clock (RTC)
      5. 1.11.5 Low Power Comparator
    12. 1.12 Direct Memory Access
    13. 1.13 System Control and Clock
    14. 1.14 Communication Peripherals
      1. 1.14.1 UART
      2. 1.14.2 I2C
      3. 1.14.3 SPI
      4. 1.14.4 CAN-FD
      5. 1.14.5 I2S
    15. 1.15 Programmable I/Os
    16. 1.16 Algorithm Processing Unit (APU)
    17. 1.17 Serial Wire Debug (SWD)
  4. Arm® Cortex®-M33 Processor
    1. 2.1 Arm® Cortex®-M33 Processor Introduction
    2. 2.2 M33 Instantiation Parameters
    3. 2.3 Arm® Cortex®-M33 System Peripheral Details
      1. 2.3.1 Floating Point Unit (FPU)
      2. 2.3.2 Memory Protection Unit (MPU)
      3. 2.3.3 Digital Signal Processing (DSP)
      4. 2.3.4 Security Attribution Unit (SAU)
      5. 2.3.5 System Timer (SysTick)
      6. 2.3.6 Nested Vectored Interrupt Controller (NVIC)
      7. 2.3.7 System Control Block (SCB)
      8. 2.3.8 System Control Space (SCS)
    4. 2.4 CPU Sub-System Peripheral Details
      1. 2.4.1 Trace Port Interface Unit (TPIU)
      2. 2.4.2 DAP Bridge and Debug Authentication
      3. 2.4.3 Implementation Defined Attribution Unit (IDAU)
      4. 2.4.4 Custom Datapath Extension (CDE)
    5. 2.5 Programming Model
      1. 2.5.1 Modes of Operation and Execution
        1. 2.5.1.1 Security States
        2. 2.5.1.2 Operating Modes
        3. 2.5.1.3 Operating States
        4. 2.5.1.4 Privileged Access and Unprivileged User Access
      2. 2.5.2 Instruction Set Summary
      3. 2.5.3 Memory Model
        1. 2.5.3.1 Private Peripheral Bus
        2. 2.5.3.2 Unaligned Accesses
      4. 2.5.4 Processor Core Registers Summary
      5. 2.5.5 Exceptions
        1. 2.5.5.1 Exception Handling and Prioritization
    6. 2.6 TrustZone-M
      1. 2.6.1 Overview
      2. 2.6.2 M33 Configuration
      3. 2.6.3 Description of Elements
        1. 2.6.3.1 IDAU (Implementation Defined Attribution Unit)
          1. 2.6.3.1.1 Expected Use
        2. 2.6.3.2 Gaskets
          1. 2.6.3.2.1 Periphery Gasket
          2. 2.6.3.2.2 Controller Gasket
        3. 2.6.3.3 Memories
        4. 2.6.3.4 TCM
      4. 2.6.4 TCM Registers
    7. 2.7 Arm® Cortex®-M33 Registers
      1. 2.7.1  CPU_ROM_TABLE Registers
      2. 2.7.2  TPIU Registers
      3. 2.7.3  DCB Registers
      4. 2.7.4  DIB Registers
      5. 2.7.5  DWT Registers
      6. 2.7.6  FPB Registers
      7. 2.7.7  FPE Registers
      8. 2.7.8  ICB Registers
      9. 2.7.9  ITM Registers
      10. 2.7.10 MPU Registers
      11. 2.7.11 NVIC Registers
      12. 2.7.12 SAU Registers
      13. 2.7.13 SCB Registers
      14. 2.7.14 SYSTIMER Registers
      15. 2.7.15 SYSTICK Registers
      16. 2.7.16 Clock Control
      17. 2.7.17 Protocol Descriptions
      18. 2.7.18 Reset Considerations
        1. 2.7.18.1 Hardware Reset Considerations
      19. 2.7.19 Initialization
      20. 2.7.20 Interrupt and Event Support
        1. 2.7.20.1 Connection to Event Fabric
      21. 2.7.21 Power Management
  5. Memory Map
    1. 3.1 Memory Map
  6. Interrupts and Events
    1. 4.1 Exception Model
      1. 4.1.1 Exception States
      2. 4.1.2 Exception Types
      3. 4.1.3 Exception Handlers
      4. 4.1.4 Vector Table
      5. 4.1.5 Exception Priorities
      6. 4.1.6 Interrupt Priority Grouping
      7. 4.1.7 Exception Entry and Return
        1. 4.1.7.1 Exception Entry
        2. 4.1.7.2 Exception Return
    2. 4.2 Fault Handling
      1. 4.2.1 Fault Types
      2. 4.2.2 Fault Escalation to HardFault
      3. 4.2.3 Fault Status Registers and Fault Address Registers
      4. 4.2.4 Lockup
    3. 4.3 Security State Switches
    4. 4.4 Event Fabric
      1. 4.4.1 Introduction
      2. 4.4.2 Overview
      3. 4.4.3 Registers
      4. 4.4.4 AON Event Fabric
        1. 4.4.4.1 AON Common Input Events List
        2. 4.4.4.2 AON Event Subscribers
        3. 4.4.4.3 Power Management Controller (PMCTL)
        4. 4.4.4.4 Real Time Clock (RTC)
        5. 4.4.4.5 AON to MCU Event Fabric
      5. 4.4.5 MCU Event Fabric
        1. 4.4.5.1 Common Input Event List
        2. 4.4.5.2 MCU Event Subscribers
          1. 4.4.5.2.1 System CPU
          2. 4.4.5.2.2 Non-Maskable Interrupt (NMI)
    5. 4.5 Digital Test Bus (DTB)
    6. 4.6 EVTSVT Registers
    7. 4.7 EVTULL Registers
  7. Debug Subsystem
    1. 5.1  Introduction
    2. 5.2  Block Diagram
    3. 5.3  Overview
      1. 5.3.1 Physical Interface
      2. 5.3.2 Debug Access Ports
    4. 5.4  Debug Features
      1. 5.4.1 Processor Debug
      2. 5.4.2 Breakpoint Unit (BPU)
      3. 5.4.3 Peripheral Debug
    5. 5.5  Behavior in Low Power Modes
    6. 5.6  Restricting Debug Access
    7. 5.7  Mailbox (DSSM)
    8. 5.8  Mailbox Events
      1. 5.8.1 CPU Interrupt Event (AON_DBG_COMB)
    9. 5.9  Software Considerations
    10. 5.10 DBGSS Registers
  8. Power, Reset, and Clocking
    1. 6.1 Introduction
    2. 6.2 System CPU Modes
    3. 6.3 Supply System
      1. 6.3.1 Internal DC/DC Converter and Global LDO
    4. 6.4 Power States
      1. 6.4.1 RESET
      2. 6.4.2 SHUTDOWN
      3. 6.4.3 ACTIVE
      4. 6.4.4 IDLE
      5. 6.4.5 STANDBY
      6. 6.4.6 PMCTL Registers
    5. 6.5 Digital Power Partitioning
    6. 6.6 Clocks
      1. 6.6.1 Block Diagram
      2. 6.6.2 LF clock
        1. 6.6.2.1 LFINC Measurement Mechanism
        2. 6.6.2.2 LFINC Filtering
      3. 6.6.3 HFOSC
        1. 6.6.3.1 HFOSC Control and Qualification
        2. 6.6.3.2 HFOSC Tracking Loop
      4. 6.6.4 AFOSC
        1. 6.6.4.1 AFOSC Control and Qualification
        2. 6.6.4.2 AFOSC Tracking Loop
        3. 6.6.4.3 AFOSC Ratio
      5. 6.6.5 CLKSVT
      6. 6.6.6 CLKULL
      7. 6.6.7 CKM Registers
      8. 6.6.8 CKMD Registers
      9. 6.6.9 CLKCTL Registers
    7. 6.7 Resets
      1. 6.7.1 Watchdog Timer (WDT)
      2. 6.7.2 RTC Reset
      3. 6.7.3 LF Loss Detection
    8. 6.8 AON (REG3V3) Register Bank
  9. Internal Memory
    1. 7.1 SRAM
      1. 7.1.1 Overview
        1. 7.1.1.1 Purpose of the Peripheral
        2. 7.1.1.2 Features
        3. 7.1.1.3 Functional Block Diagram
      2. 7.1.2 Peripheral Functional Description
        1. 7.1.2.1 Parity Error Detection
          1. 7.1.2.1.1 Parity Error Debug Register
        2. 7.1.2.2 Extension Mode
        3. 7.1.2.3 Initialization
        4. 7.1.2.4 TrustZone Watermarking
      3. 7.1.3 SRAM Registers
      4. 7.1.4 SRAMCTRL Registers
    2. 7.2 VIMS
      1. 7.2.1 Overview
        1. 7.2.1.1 Purpose of the Peripheral
        2. 7.2.1.2 Features
        3. 7.2.1.3 Functional Block Diagram
      2. 7.2.2 Peripheral Functional Description
        1. 7.2.2.1 Dedicated 8KB CPU Cache
        2. 7.2.2.2 Dedicated 2KB HSM Cache
        3. 7.2.2.3 Dedicated 128-Bit Line Buffer
        4. 7.2.2.4 ROM
        5. 7.2.2.5 Flash
        6. 7.2.2.6 Auxiliary Regions
        7. 7.2.2.7 Flash Partition and Protection
          1. 7.2.2.7.1 Main Region
          2. 7.2.2.7.2 Read Protection
          3. 7.2.2.7.3 Sticky Write/Erase Protection
        8. 7.2.2.8 TrustZoneTM Watermark
        9. 7.2.2.9 Debug Access
      3. 7.2.3 VIMS Registers
    3. 7.3 FLASH
      1. 7.3.1 FLASH Registers
  10. Hardware Security Module (HSM)
    1. 8.1 Introduction
    2. 8.2 Overview
    3. 8.3 One-Time-Programmable (OTP) Controller
      1. 8.3.1 High-Level Sequence to Handle OTP Requests
    4. 8.4 Mailbox and Register Access Firewall
    5. 8.5 DMA Firewall
    6. 8.6 Coprocessor
    7. 8.7 HSM FW
      1. 8.7.1 Acquiring the Latest HSM FW
      2. 8.7.2 Programming HSM FW
      3. 8.7.3 Optional Customer Signing of HSM FW
    8. 8.8 HSM Registers
    9. 8.9 HSMCRYPTO Registers
  11. Device Boot and Bootloader
    1. 9.1 Device Boot and Programming
      1. 9.1.1 Boot Flow
      2. 9.1.2 Boot Status
      3. 9.1.3 Boot Protection/Locking Mechanisms
      4. 9.1.4 Debug and Active SWD Connections at Boot
        1. 9.1.4.1 Secure Debug and Persistent Debug
      5. 9.1.5 Flashless Test Mode and Tools Client Mode
        1. 9.1.5.1 Flashless Test Mode
        2. 9.1.5.2 Tools Client Mode
      6. 9.1.6 Retest Mode and Return-to-Factory Procedure
      7. 9.1.7 Disabling SWD Debug Port
    2. 9.2 Flash Programming
      1. 9.2.1 CCFG
      2. 9.2.2 CCFG Permissions/Restrictions that Affect Flash Programming
      3. 9.2.3 SACI Flash Programming Commands
      4. 9.2.4 Flash Programming Flows
        1. 9.2.4.1 Initial Programming of a New Device
        2. 9.2.4.2 Reprogramming of Previously Programmed Device
        3. 9.2.4.3 Add User Record on Already Programmed Device as Part of Commissioning Step
        4. 9.2.4.4 Incrementally Program Ancillary Data to MAIN Flash Sectors of a Previously Programmed Device
        5. 9.2.4.5 Reprogramming of Only the Main Flash Application of a Previously Programmed Device
    3. 9.3 Device Management Command Interface
      1. 9.3.1 SACI Communication Protocol
        1. 9.3.1.1 Host Side Protocol
        2. 9.3.1.2 Command Format
        3. 9.3.1.3 Response Format
        4. 9.3.1.4 Response Result Field
        5. 9.3.1.5 Command Sequence Tag
        6. 9.3.1.6 Host Side Timeout
      2. 9.3.2 SACI Commands
        1. 9.3.2.1 Miscellaneous Commands
          1. 9.3.2.1.1 SACI_CMD_MISC_NO_OPERATION
          2. 9.3.2.1.2 SACI_CMD_MISC_GET_DIE_ID
          3. 9.3.2.1.3 SACI_CMD_MISC_GET_CCFG_USER_REC
          4. 9.3.2.1.4 SACI_CMD_GET_SECBOOT_HSMFW_UPDATE_STATUS
          5. 9.3.2.1.5 SACI_CMD_HSM_GET_SYS_INFO
        2. 9.3.2.2 Debug Commands
          1. 9.3.2.2.1 SACI_CMD_DEBUG_EXIT_SACI_HALT
          2. 9.3.2.2.2 SACI_CMD_DEBUG_EXIT_SACI_SHUTDOWN
          3. 9.3.2.2.3 SACI_CMD_DEBUG_REQ_KEY_ID
          4. 9.3.2.2.4 SACI_CMD_DEBUG_REQ_CHALLENGE
          5. 9.3.2.2.5 SACI_CMD_DEBUG_SUBMIT_CHALLENGE_RESP
          6. 9.3.2.2.6 SACI_CMD_DEBUG_CLOSE_SESSION
          7. 9.3.2.2.7 SACI_CMD_BLDR_APP_RESET_DEVICE
          8. 9.3.2.2.8 SACI_CMD_BLDR_APP_EXIT_SACI_RUN
        3. 9.3.2.3 Flash Programming Commands
          1. 9.3.2.3.1  SACI_CMD_FLASH_ERASE_CHIP
          2. 9.3.2.3.2  SACI_CMD_FLASH_ERASE_MAIN_APP
          3. 9.3.2.3.3  SACI_CMD_FLASH_PROG_CCFG_SECTOR
          4. 9.3.2.3.4  SACI_CMD_FLASH_PROG_CCFG_USER_REC
          5. 9.3.2.3.5  SACI_CMD_FLASH_PROG_SCFG_SECTOR
          6. 9.3.2.3.6  SACI_CMD_FLASH_PROG_MAIN_SECTOR
          7. 9.3.2.3.7  SACI_CMD_FLASH_PROG_MAIN_PIPELINED
          8. 9.3.2.3.8  SACI_CMD_FLASH_VERIFY_MAIN_SECTORS
          9. 9.3.2.3.9  SACI_CMD_FLASH_VERIFY_CCFG_SECTOR
          10. 9.3.2.3.10 SACI_CMD_FLASH_VERIFY_SCFG_SECTOR
    4. 9.4 Bootloader Support
      1. 9.4.1 Bootloader v.s Secure Boot
    5. 9.5 ROM Serial Bootloader
      1. 9.5.1 ROM Serial Bootloader Interfaces
        1. 9.5.1.1 Packet Handling
          1. 9.5.1.1.1 Packet Acknowledge and Not-Acknowledge Bytes
        2. 9.5.1.2 Transport Layer
          1. 9.5.1.2.1 UART Transport
            1. 9.5.1.2.1.1 UART Baud Rate Automatic Detection
          2. 9.5.1.2.2 SPI Transport
      2. 9.5.2 ROM Serial Bootloader Parameters
      3. 9.5.3 ROM Serial Bootloader Commands
        1. 9.5.3.1 BLDR_CMD_PING
        2. 9.5.3.2 BLDR_CMD_GET_STATUS
        3. 9.5.3.3 BLDR_CMD_GET_PART_ID
        4. 9.5.3.4 BLDR_CMD_RESET
        5. 9.5.3.5 BLDR_CMD_CHIP_ERASE
        6. 9.5.3.6 BLDR_CMD_CRC32
        7. 9.5.3.7 BLDR_CMD_DOWNLOAD
        8. 9.5.3.8 BLDR_CMD_DOWNLOAD_CRC
        9. 9.5.3.9 BLDR_CMD_SEND_DATA
      4. 9.5.4 Bootloader Firmware Update Example
  12. 10Device Configuration
    1. 10.1 Guidelines for Securely Configuring Your Device
      1. 10.1.1 Enabling and Configuring Secure Boot
      2. 10.1.2 Configure Debug Access
      3. 10.1.3 Configure Flash Protections
      4. 10.1.4 Configure Device Permissions
      5. 10.1.5 Configure HSM FW Update Keys
      6. 10.1.6 Configure emSensor
    2. 10.2 Factory Configuration (FCFG)
    3. 10.3 Customer Configuration (CCFG)
    4. 10.4 Security Configuration (SCFG)
  13. 11Secure Boot
    1. 11.1  Secure Boot
    2. 11.2  Execution Flow
    3. 11.3  ROM API
      1. 11.3.1 HAPI (Hardware API)
      2. 11.3.2 Registers
    4. 11.4  Configuration
      1. 11.4.1 Slot Configuration
      2. 11.4.2 Policy
        1. 11.4.2.1 Authentication Method
        2. 11.4.2.2 Authentication Algorithm
        3. 11.4.2.3 Update Mode
          1. 11.4.2.3.1 Overwrite
          2. 11.4.2.3.2 XIP Revert Enabled/Disabled
      3. 11.4.3 Key Update Key Hash
      4. 11.4.4 Key Ring
      5. 11.4.5 Boot Seed
    5. 11.5  Generic Image Format
    6. 11.6  Application Update
      1. 11.6.1 Image Format
    7. 11.7  Secondary Secure Bootloader Update
      1. 11.7.1 Image Format
      2. 11.7.2 Update Pattern
    8. 11.8  Key Update
      1. 11.8.1 Image Format
    9. 11.9  Antirollback
    10. 11.10 Version Log (VLOG)
      1. 11.10.1 Record structure
    11. 11.11 Fallback
    12. 11.12 ROM Panic
  14. 12General Purpose Timers (LGPT)
    1. 12.1 Overview
    2. 12.2 Block Diagram
    3. 12.3 Functional Description
      1. 12.3.1  Prescaler
      2. 12.3.2  Counter
      3. 12.3.3  Target
      4. 12.3.4  Channel Input Logic
      5. 12.3.5  Channel Output Logic
      6. 12.3.6  Channel Actions
        1. 12.3.6.1 Period and Pulse Width Measurement
        2. 12.3.6.2 Clear on Zero, Toggle on Compare Repeatedly
        3. 12.3.6.3 Set on Zero, Toggle on Compare Repeatedly
      7. 12.3.7  Channel Capture Configuration
      8. 12.3.8  Channel Filters
        1. 12.3.8.1 Setting up the Channel Filters
      9. 12.3.9  Synchronize Multiple LGPT Timers
      10. 12.3.10 Interrupts, ADC Trigger, and DMA Request
    4. 12.4 Timer Modes
      1. 12.4.1 Quadrature Decoder
      2. 12.4.2 DMA
      3. 12.4.3 IR Generation
      4. 12.4.4 Fault and Park
      5. 12.4.5 Deadband
      6. 12.4.6 Deadband, Fault, and Park
      7. 12.4.7 Example Application: Brushless DC (BLDC) Motor
    5. 12.5 LGPT0 Registers
    6. 12.6 LGPT1 Registers
    7. 12.7 LGPT2 Registers
    8. 12.8 LGPT3 Registers
  15. 13Algorithm Processing Unit (APU)
    1. 13.1 Introduction
    2. 13.2 APU Related Collateral
    3. 13.3 Functional Description
    4. 13.4 APU Operation
    5. 13.5 Interrupts and Events
    6. 13.6 Data Representation
    7. 13.7 Data Memory
    8. 13.8 Software
    9. 13.9 APU Registers
  16. 14Voltage Glitch Monitor (VGM)
    1. 14.1 Overview
    2. 14.2 Features and Operation
  17. 15System Timer (SYSTIM)
    1. 15.1 Overview
    2. 15.2 Block Diagram
    3. 15.3 Functional Description
      1. 15.3.1 Common Channel Features
        1. 15.3.1.1 Compare Mode
        2. 15.3.1.2 Capture Mode
        3. 15.3.1.3 Additional Channel Arming Methods
      2. 15.3.2 Interrupts and Events
    4. 15.4 SYSTIM Registers
  18. 16Real Time Clock (RTC)
    1. 16.1 Introduction
    2. 16.2 Block Diagram
    3. 16.3 Interrupts and Events
      1. 16.3.1 Input Event
      2. 16.3.2 Output Event
      3. 16.3.3 Arming and Disarming Channels
    4. 16.4 CAPTURE and COMPARE Configurations
      1. 16.4.1 CHANNEL 0 - COMPARE CHANNEL
      2. 16.4.2 CHANNEL 1—CAPTURE CHANNEL
    5. 16.5 RTC Registers
  19. 17Low Power Comparator (SYS0)
    1. 17.1 Introduction
    2. 17.2 Block Diagram
    3. 17.3 Functional Description
      1. 17.3.1 Input Selection
      2. 17.3.2 Voltage Divider
      3. 17.3.3 Hysteresis
      4. 17.3.4 Wake-Up
    4. 17.4 SYS0 Registers
  20. 18Battery Monitor, Temperature Sensor, and DCDC Controller (PMUD)
    1. 18.1 Introduction
    2. 18.2 Functional Description
      1. 18.2.1 BATMON
      2. 18.2.2 DCDC
    3. 18.3 PMUD Registers
  21. 19Micro Direct Memory Access (µDMA)
    1. 19.1 Introduction
    2. 19.2 Block Diagram
    3. 19.3 Functional Description
      1. 19.3.1  Channel Assignments
      2. 19.3.2  Priority
      3. 19.3.3  Arbitration Size
      4. 19.3.4  Request Types
        1. 19.3.4.1 Single Request
        2. 19.3.4.2 Burst Request
      5. 19.3.5  Channel Configuration
      6. 19.3.6  Transfer Modes
        1. 19.3.6.1 Stop Mode
        2. 19.3.6.2 Basic Mode
        3. 19.3.6.3 Auto Mode
        4. 19.3.6.4 Ping-Pong Mode
        5. 19.3.6.5 Memory Scatter-Gather Mode
        6. 19.3.6.6 Peripheral Scatter-Gather Mode
      7. 19.3.7  Transfer Size and Increments
      8. 19.3.8  Peripheral Interface
      9. 19.3.9  Software Request
      10. 19.3.10 Interrupts and Errors
      11. 19.3.11 Initialization and Configuration
        1. 19.3.11.1 Module Initialization
        2. 19.3.11.2 Configuring a Memory-to-Memory Transfer
        3. 19.3.11.3 Configure the Channel Attributes
        4. 19.3.11.4 Configure the Channel Control Structure
        5. 19.3.11.5 Start the Transfer
        6. 19.3.11.6 Software Considerations
    4. 19.4 DMA Registers
  22. 20Advanced Encryption Standard (AES)
    1. 20.1 Introduction
      1. 20.1.1 AES Performance
    2. 20.2 Functional Description
      1. 20.2.1 Reset Considerations
      2. 20.2.2 Interrupt and Event Support
        1. 20.2.2.1 Interrupt Events and Requests
        2. 20.2.2.2 Connection to Event Fabric
      3. 20.2.3 µDMA
        1. 20.2.3.1 µDMA Example
    3. 20.3 Encryption and Decryption Configuration
      1. 20.3.1  CBC-MAC (Cipher Block Chaining-Message Authentication Code)
      2. 20.3.2  CBC (Cipher Block Chaining) Encryption
      3. 20.3.3  CBC Decryption
      4. 20.3.4  CTR (Counter) Encryption/Decryption
      5. 20.3.5  ECB (Electronic Code Book) Encryption
      6. 20.3.6  ECB Decryption
      7. 20.3.7  CFB (Cipher Feedback) Encryption
      8. 20.3.8  CFB Decryption
      9. 20.3.9  OFB (Open Feedback) Encryption
      10. 20.3.10 OFB Decryption
      11. 20.3.11 PCBC (Propagating Cipher Block Chaining) Encryption
      12. 20.3.12 PCBC Decryption
      13. 20.3.13 CTR-DRBG (Counter-Deterministic Random Bit Generator)
      14. 20.3.14 CCM
    4. 20.4 AES Registers
    5. 20.5 CRYPTO Registers
  23. 21Analog to Digital Converter (ADC)
    1. 21.1 Overview
    2. 21.2 Block Diagram
    3. 21.3 Functional Description
      1. 21.3.1  ADC Core
      2. 21.3.2  Voltage Reference Options
      3. 21.3.3  Resolution Modes
      4. 21.3.4  ADC Clocking
      5. 21.3.5  Power Down Behavior
      6. 21.3.6  Sampling Trigger Sources and Sampling Modes
        1. 21.3.6.1 AUTO Sampling Mode
        2. 21.3.6.2 MANUAL Sampling Mode
      7. 21.3.7  Sampling Period
      8. 21.3.8  Conversion Modes
      9. 21.3.9  ADC Data Format
      10. 21.3.10 Status Register
      11. 21.3.11 ADC Events
        1. 21.3.11.1 CPU Interrupt Event Publisher (INT_EVENT0)
        2. 21.3.11.2 Generic Event Publisher (INT_EVENT1)
        3. 21.3.11.3 DMA Trigger Event Publisher (INT_EVENT2)
        4. 21.3.11.4 Generic Event Subscriber
    4. 21.4 Advanced Features
      1. 21.4.1 Window Comparator
      2. 21.4.2 DMA & FIFO Operation
        1. 21.4.2.1 DMA/CPU Operation in Non-FIFO Mode (FIFOEN=0)
        2. 21.4.2.2 DMA/CPU Operation in FIFO Mode (FIFOEN=1)
        3. 21.4.2.3 DMA/CPU Operation Summary Matrix
      3. 21.4.3 Ad-hoc Single Conversion
    5. 21.5 ADC Registers
  24. 22I/O Controller (IOC)
    1. 22.1  Introduction
    2. 22.2  Block Diagram
    3. 22.3  I/O Mapping and Configuration
      1. 22.3.1 Basic I/O Mapping
      2. 22.3.2 Radio GPO
      3. 22.3.3 Pin Mapping
      4. 22.3.4 DTB Muxing
    4. 22.4  Edge Detection
    5. 22.5  GPIO
    6. 22.6  I/O Pins
    7. 22.7  Unused Pins
    8. 22.8  Debug Configuration
    9. 22.9  IOC Registers
    10. 22.10 GPIO Registers
  25. 23Universal Asynchronous Receiver/Transmitter (UART-LIN)
    1. 23.1 Introduction
    2. 23.2 Block Diagram
    3. 23.3 UART Functional Description
      1. 23.3.1 Transmit and Receive Logic
      2. 23.3.2 Baud Rate Generation
      3. 23.3.3 FIFO Operation
        1. 23.3.3.1 FIFO Remapping
      4. 23.3.4 Data Transmission
      5. 23.3.5 Flow Control
      6. 23.3.6 IrDA Encoding and Decoding
      7. 23.3.7 Interrupts
      8. 23.3.8 Loopback Operation
    4. 23.4 UART-LIN Specification
      1. 23.4.1 Break transmission in UART mode
      2. 23.4.2 Break reception in UART mode
      3. 23.4.3 Break/Synch transmission in LIN mode
      4. 23.4.4 Break/Synch reception in LIN mode
      5. 23.4.5 Dormant mode operation
      6. 23.4.6 Wakeup signal generation
      7. 23.4.7 Wakeup signal detection when device is in active/idle modes
      8. 23.4.8 Wakeup signal detection when device is in standby mode
    5. 23.5 Interface to µDMA
    6. 23.6 Initialization and Configuration
    7. 23.7 UART Registers
  26. 24Serial Peripheral Interface (SPI)
    1. 24.1 Overview
      1. 24.1.1 Features
      2. 24.1.2 Block Diagram
    2. 24.2 Signal Description
    3. 24.3 Functional Description
      1. 24.3.1  Clock Control
      2. 24.3.2  FIFO Operation
        1. 24.3.2.1 Transmit FIFO
        2. 24.3.2.2 Repeated Transmit Operation
        3. 24.3.2.3 Receive FIFO
        4. 24.3.2.4 FIFO Flush
      3. 24.3.3  Interrupts
      4. 24.3.4  Data Format
      5. 24.3.5  Delayed Data Sampling
      6. 24.3.6  Chip Select Control
      7. 24.3.7  Command Data Control
      8. 24.3.8  Protocol Descriptions
        1. 24.3.8.1 Motorola SPI Frame Format
        2. 24.3.8.2 Texas Instruments Synchronous Serial Frame Format
        3. 24.3.8.3 MICROWIRE Frame Format
      9. 24.3.9  CRC Configuration
      10. 24.3.10 Auto CRC Functionality
      11. 24.3.11 Auto Header Functionality
      12. 24.3.12 SPI Status
      13. 24.3.13 Debug Halt
    4. 24.4 µDMA Operation
    5. 24.5 Initialization and Configuration
    6. 24.6 SPI Registers
  27. 25Inter-Integrated Circuit (I2C)
    1. 25.1 Introduction
    2. 25.2 Block Diagram
    3. 25.3 Functional Description
      1. 25.3.1 Functional Overview
        1. 25.3.1.1 Start and Stop Conditions
        2. 25.3.1.2 Data Format with 7-Bit Address
        3. 25.3.1.3 Data Validity
        4. 25.3.1.4 Acknowledge
        5. 25.3.1.5 Arbitration
      2. 25.3.2 Available Speed Modes
      3. 25.3.3 Interrupts
        1. 25.3.3.1 I2C Controller Interrupts
        2. 25.3.3.2 I2C Target Interrupts
      4. 25.3.4 Loopback Operation
      5. 25.3.5 Command Sequence Flowcharts
        1. 25.3.5.1 I2C Controller Command Sequences
        2. 25.3.5.2 I2C Target Command Sequences
    4. 25.4 Initialization and Configuration
    5. 25.5 I2C Registers
  28. 26Inter-IC Sound (I2S)
    1. 26.1  Introduction
    2. 26.2  Block Diagram
    3. 26.3  Clock Architecture
    4. 26.4  Signal Descriptions
    5. 26.5  Functional Description
      1. 26.5.1 Pin Configuration
      2. 26.5.2 Serial Format Configuration
      3. 26.5.3 I2S Format Schematic
        1. 26.5.3.1 Register Configuration
      4. 26.5.4 Left-Justified (LJF)
        1. 26.5.4.1 Register Configuration
      5. 26.5.5 Right-Justified (RJF)
        1. 26.5.5.1 Register Configuration
      6. 26.5.6 DSP
        1. 26.5.6.1 Register Configuration
      7. 26.5.7 Clock Configuration
    6. 26.6  Memory Interface
      1. 26.6.1 Sample Word Length
      2. 26.6.2 Padding Mechanism
      3. 26.6.3 Channel Mapping
      4. 26.6.4 Sample Storage in Memory
      5. 26.6.5 DMA Operation
        1. 26.6.5.1 Start-Up
        2. 26.6.5.2 Operation
        3. 26.6.5.3 Shutdown
    7. 26.7  Samplestamp Generator
      1. 26.7.1 Samplestamp Counters
      2. 26.7.2 Start-Up Triggers
      3. 26.7.3 Samplestamp Capture
      4. 26.7.4 Achieving Constant Audio Latency
    8. 26.8  Error Detection
    9. 26.9  Usage
      1. 26.9.1 Start-Up Sequence
      2. 26.9.2 Shutdown Sequence
    10. 26.10 I2S Configuration Guideline
    11. 26.11 I2S Registers
  29. 27CAN-FD
    1. 27.1 Introduction
    2. 27.2 Functions
    3. 27.3 MCAN Subsystem
    4. 27.4 MCAN Functional Description
      1. 27.4.1 Operating Modes
        1. 27.4.1.1 Software Initialization
        2. 27.4.1.2 Normal Operation
        3. 27.4.1.3 CAN FD Operation
        4. 27.4.1.4 Transmitter Delay Compensation
          1. 27.4.1.4.1 Description
          2. 27.4.1.4.2 Transmitter Delay Compensation Measurement
        5. 27.4.1.5 Restricted Operation Mode
        6. 27.4.1.6 Bus Monitoring Mode
        7. 27.4.1.7 Disabled Automatic Retransmission
          1. 27.4.1.7.1 Frame Transmission in DAR Mode
        8. 27.4.1.8 Power Down (Sleep Mode)
          1. 27.4.1.8.1 MCAN Clock Stop and Wake Operations
          2. 27.4.1.8.2 MCAN Debug Suspend Operation
        9. 27.4.1.9 Test Modes
          1. 27.4.1.9.1 External Loop Back Mode
          2. 27.4.1.9.2 Internal Loop Back Mode
      2. 27.4.2 Timestamp Generation
        1. 27.4.2.1 External Timestamp Counter
        2. 27.4.2.2 Block Diagram
      3. 27.4.3 Timeout Counter
      4. 27.4.4 Rx Handling
        1. 27.4.4.1 Acceptance Filtering
          1. 27.4.4.1.1 Range Filter
          2. 27.4.4.1.2 Filter for specific IDs
          3. 27.4.4.1.3 Classic Bit Mask Filter
          4. 27.4.4.1.4 Standard Message ID Filtering
          5. 27.4.4.1.5 Extended Message ID Filtering
        2. 27.4.4.2 Rx FIFOs
          1. 27.4.4.2.1 Rx FIFO Blocking Mode
          2. 27.4.4.2.2 Rx FIFO Overwrite Mode
        3. 27.4.4.3 Dedicated Rx Buffers
          1. 27.4.4.3.1 Rx Buffer Handling
        4. 27.4.4.4 Debug on CAN Support
          1. 27.4.4.4.1 Filtering for Debug Messages
          2. 27.4.4.4.2 Debug Message Handling
      5. 27.4.5 Tx Handling
        1. 27.4.5.1 Transmit Pause
        2. 27.4.5.2 Dedicated Tx Buffers
        3. 27.4.5.3 Tx FIFO
        4. 27.4.5.4 Tx Queue
        5. 27.4.5.5 Mixed Dedicated Tx Buffers / Tx FIFO
        6. 27.4.5.6 Mixed Dedicated Tx Buffers / Tx Queue
        7. 27.4.5.7 Transmit Cancellation
        8. 27.4.5.8 Tx Event Handling
      6. 27.4.6 FIFO Acknowledge Handling
      7. 27.4.7 MCAN Message RAM
        1. 27.4.7.1 Message RAM Configuration
        2. 27.4.7.2 Rx Buffer and FIFO Element
        3. 27.4.7.3 Tx Buffer Element
        4. 27.4.7.4 Tx Event FIFO Element
        5. 27.4.7.5 Standard Message ID Filter Element
        6. 27.4.7.6 Extended Message ID Filter Element
      8. 27.4.8 Interrupt Requests
    5. 27.5 CC27xx MCAN Wrapper
    6. 27.6 MCAN Clock Enable
    7. 27.7 Additional Notes
    8. 27.8 CANFD Registers
  30. 28Radio
    1. 28.1  Introduction
    2. 28.2  Block Diagram
    3. 28.3  Overview
      1. 28.3.1 Radio Sub-Domains
      2. 28.3.2 Radio RAMs
      3. 28.3.3 Doorbell (DBELL)
        1. 28.3.3.1 Interrupts
        2. 28.3.3.2 GPIO Control
        3. 28.3.3.3 SYSTIM Interface
    4. 28.4  Radio Usage Model
      1. 28.4.1 CRC and Whitening
    5. 28.5  LRFDDBELL Registers
    6. 28.6  LRFDMDM32 Registers
    7. 28.7  LRFDPBE Registers
    8. 28.8  LRFDPBE32 Registers
    9. 28.9  LRFDRFE Registers
    10. 28.10 LRFDRFE32 Registers
    11. 28.11 LRFDRXF Registers
    12. 28.12 LRFDS2R Registers
    13. 28.13 LRFDTRC Registers
    14. 28.14 LRFDTXF Registers
  31. 29Revision History

LRFDPBE Registers

Table 28-129 lists the memory-mapped registers for the LRFDPBE registers. All register offset addresses not listed in Table 28-129 should be considered as reserved locations and the register contents should not be modified.

Table 28-129 LRFDPBE Registers
OffsetAcronymRegister NameSection
0hENABLEInternal. Only to be used through TI provided API.Section 28.7.1
4hFWSRCInternal. Only to be used through TI provided API.Section 28.7.2
8hINITInternal. Only to be used through TI provided API.Section 28.7.3
ChSTROBES0Internal. Only to be used through TI provided API.Section 28.7.4
10hIRQInternal. Only to be used through TI provided API.Section 28.7.5
14hEVT0Internal. Only to be used through TI provided API.Section 28.7.6
18hEVT1Internal. Only to be used through TI provided API.Section 28.7.7
1ChEVTMSK0Internal. Only to be used through TI provided API.Section 28.7.8
20hEVTMSK1Internal. Only to be used through TI provided API.Section 28.7.9
24hEVTCLR0Internal. Only to be used through TI provided API.Section 28.7.10
28hEVTCLR1Internal. Only to be used through TI provided API.Section 28.7.11
2ChPDREQInternal. Only to be used through TI provided API.Section 28.7.12
30hAPIInternal. Only to be used through TI provided API.Section 28.7.13
34hMCEDATOUT0Internal. Only to be used through TI provided API.Section 28.7.14
38hMCEDATIN0Internal. Only to be used through TI provided API.Section 28.7.15
3ChMCECMDOUTInternal. Only to be used through TI provided API.Section 28.7.16
40hMCECMDINInternal. Only to be used through TI provided API.Section 28.7.17
44hMDMAPIInternal. Only to be used through TI provided API.Section 28.7.18
48hMDMMSGBOXInternal. Only to be used through TI provided API.Section 28.7.19
4ChFREQInternal. Only to be used through TI provided API.Section 28.7.20
50hMDMLQIInternal. Only to be used through TI provided API.Section 28.7.21
54hRFEDATOUT0Internal. Only to be used through TI provided API.Section 28.7.22
58hRFEDATIN0Internal. Only to be used through TI provided API.Section 28.7.23
5ChRFECMDOUTInternal. Only to be used through TI provided API.Section 28.7.24
60hRFECMDINInternal. Only to be used through TI provided API.Section 28.7.25
64hRFEAPIInternal. Only to be used through TI provided API.Section 28.7.26
68hRFECMDPAR0Internal. Only to be used through TI provided API.Section 28.7.27
6ChRFECMDPAR1Internal. Only to be used through TI provided API.Section 28.7.28
70hRFEMSGBOXInternal. Only to be used through TI provided API.Section 28.7.29
74hRFERSSIInternal. Only to be used through TI provided API.Section 28.7.30
78hRFERSSIMAXInternal. Only to be used through TI provided API.Section 28.7.31
7ChRFERFGAINInternal. Only to be used through TI provided API.Section 28.7.32
80hMDMSYNCALInternal. Only to be used through TI provided API.Section 28.7.33
84hMDMSYNCAHInternal. Only to be used through TI provided API.Section 28.7.34
88hMDMSYNCBLInternal. Only to be used through TI provided API.Section 28.7.35
8ChMDMSYNCBHInternal. Only to be used through TI provided API.Section 28.7.36
90hMDMCMDPAR0Internal. Only to be used through TI provided API.Section 28.7.37
94hMDMCMDPAR1Internal. Only to be used through TI provided API.Section 28.7.38
98hMDMCMDPAR2Internal. Only to be used through TI provided API.Section 28.7.39
9ChRFEDATIN1Internal. Only to be used through TI provided API.Section 28.7.40
A0hPOLY0LInternal. Only to be used through TI provided API.Section 28.7.41
A4hPOLY0HInternal. Only to be used through TI provided API.Section 28.7.42
A8hPOLY1LInternal. Only to be used through TI provided API.Section 28.7.43
AChPOLY1HInternal. Only to be used through TI provided API.Section 28.7.44
B0hPHACFGInternal. Only to be used through TI provided API.Section 28.7.45
B4hFCFG0Internal. Only to be used through TI provided API.Section 28.7.46
B8hFCFG1Internal. Only to be used through TI provided API.Section 28.7.47
BChFCFG2Internal. Only to be used through TI provided API.Section 28.7.48
C0hFCFG3Internal. Only to be used through TI provided API.Section 28.7.49
C4hFCFG4Internal. Only to be used through TI provided API.Section 28.7.50
C8hFCFG5Internal. Only to be used through TI provided API.Section 28.7.51
CChRXFWBTHRSInternal. Only to be used through TI provided API.Section 28.7.52
D0hRXFRBTHRSInternal. Only to be used through TI provided API.Section 28.7.53
D4hTXFWBTHRSInternal. Only to be used through TI provided API.Section 28.7.54
D8hTXFRBTHRSInternal. Only to be used through TI provided API.Section 28.7.55
DChTIMCTLInternal. Only to be used through TI provided API.Section 28.7.56
E0hTIMPREInternal. Only to be used through TI provided API.Section 28.7.57
E4hTIMPER0Internal. Only to be used through TI provided API.Section 28.7.58
E8hTIMPER1Internal. Only to be used through TI provided API.Section 28.7.59
EChTIMCAPT0Internal. Only to be used through TI provided API.Section 28.7.60
F0hTIMCAPT1Internal. Only to be used through TI provided API.Section 28.7.61
F4hTRCCTLInternal. Only to be used through TI provided API.Section 28.7.62
F8hTRCSTATInternal. Only to be used through TI provided API.Section 28.7.63
FChTRCCMDInternal. Only to be used through TI provided API.Section 28.7.64
100hTRCPAR0Internal. Only to be used through TI provided API.Section 28.7.65
104hTRCPAR1Internal. Only to be used through TI provided API.Section 28.7.66
108hGPOCTRLInternal. Only to be used through TI provided API.Section 28.7.67
10ChMDMFWRInternal. Only to be used through TI provided API.Section 28.7.68
110hMDMFRDInternal. Only to be used through TI provided API.Section 28.7.69
114hMDMFWRCTLInternal. Only to be used through TI provided API.Section 28.7.70
118hMDMFRDCTLInternal. Only to be used through TI provided API.Section 28.7.71
11ChMDMFCFGInternal. Only to be used through TI provided API.Section 28.7.72
120hMDMFSTAInternal. Only to be used through TI provided API.Section 28.7.73
124hPHASTAInternal. Only to be used through TI provided API.Section 28.7.74
128hLFSR0LInternal. Only to be used through TI provided API.Section 28.7.75
12ChLFSR0HInternal. Only to be used through TI provided API.Section 28.7.76
130hLFSR0BRLInternal. Only to be used through TI provided API.Section 28.7.77
134hLFSR0BRHInternal. Only to be used through TI provided API.Section 28.7.78
138hLFSR1LInternal. Only to be used through TI provided API.Section 28.7.79
13ChLFSR1HInternal. Only to be used through TI provided API.Section 28.7.80
140hLFSR1BRLInternal. Only to be used through TI provided API.Section 28.7.81
144hLFSR1BRHInternal. Only to be used through TI provided API.Section 28.7.82
148hLFSR0INLInternal. Only to be used through TI provided API.Section 28.7.83
14ChLFSR0NInternal. Only to be used through TI provided API.Section 28.7.84
150hLFSR0INMInternal. Only to be used through TI provided API.Section 28.7.85
154hPHAOUT0Internal. Only to be used through TI provided API.Section 28.7.86
158hLFSR1INLInternal. Only to be used through TI provided API.Section 28.7.87
15ChLFSR1NInternal. Only to be used through TI provided API.Section 28.7.88
160hLFSR1INMInternal. Only to be used through TI provided API.Section 28.7.89
164hPHAOUT0BRInternal. Only to be used through TI provided API.Section 28.7.90
168hDIVIDENDLInternal. Only to be used through TI provided API.Section 28.7.91
16ChDIVIDENDHInternal. Only to be used through TI provided API.Section 28.7.92
170hDIVISORLInternal. Only to be used through TI provided API.Section 28.7.93
174hDIVISORHInternal. Only to be used through TI provided API.Section 28.7.94
178hQUOTIENTLInternal. Only to be used through TI provided API.Section 28.7.95
17ChQUOTIENTHInternal. Only to be used through TI provided API.Section 28.7.96
180hSYSTIM0LInternal. Only to be used through TI provided API.Section 28.7.97
184hSYSTIM0HInternal. Only to be used through TI provided API.Section 28.7.98
188hSYSTIM1LInternal. Only to be used through TI provided API.Section 28.7.99
18ChSYSTIM1HInternal. Only to be used through TI provided API.Section 28.7.100
190hSYSTIM2LInternal. Only to be used through TI provided API.Section 28.7.101
194hSYSTIM2HInternal. Only to be used through TI provided API.Section 28.7.102
198hGPIInternal. Only to be used through TI provided API.Section 28.7.103
19ChDIVSTAInternal. Only to be used through TI provided API.Section 28.7.104
1A0hFCMDInternal. Only to be used through TI provided API.Section 28.7.105
1A4hFSTATInternal. Only to be used through TI provided API.Section 28.7.106
1A8hRXFWPInternal. Only to be used through TI provided API.Section 28.7.107
1AChRXFRPInternal. Only to be used through TI provided API.Section 28.7.108
1B0hRXFSWPInternal. Only to be used through TI provided API.Section 28.7.109
1B4hRXFSRPInternal. Only to be used through TI provided API.Section 28.7.110
1B8hTXFWPInternal. Only to be used through TI provided API.Section 28.7.111
1BChTXFRPInternal. Only to be used through TI provided API.Section 28.7.112
1C0hTXFSWPInternal. Only to be used through TI provided API.Section 28.7.113
1C4hTXFSRPInternal. Only to be used through TI provided API.Section 28.7.114
1C8hRXFWRITABLEInternal. Only to be used through TI provided API.Section 28.7.115
1CChRXFREADABLEInternal. Only to be used through TI provided API.Section 28.7.116
1D0hTXFWRITABLEInternal. Only to be used through TI provided API.Section 28.7.117
1D4hTXFREADABLEInternal. Only to be used through TI provided API.Section 28.7.118
1D8hRXFBRDInternal. Only to be used through TI provided API.Section 28.7.119
1DChRXFBWRInternal. Only to be used through TI provided API.Section 28.7.120
1E0hTXFBRDInternal. Only to be used through TI provided API.Section 28.7.121
1E4hTXFBWRInternal. Only to be used through TI provided API.Section 28.7.122
1E8hRXFHRDInternal. Only to be used through TI provided API.Section 28.7.123
1EChRXFHWRInternal. Only to be used through TI provided API.Section 28.7.124
1F0hTXFHRDInternal. Only to be used through TI provided API.Section 28.7.125
1F4hTXFHWRInternal. Only to be used through TI provided API.Section 28.7.126
1F8hMCEDATIN1Internal. Only to be used through TI provided API.Section 28.7.127

Complex bit access types are encoded to fit into small table cells. Table 28-130 shows the codes that are used for access types in this section.

Table 28-130 LRFDPBE Access Type Codes
Access TypeCodeDescription
Read Type
RRRead
Write Type
WWWrite
Reset or Default Value
-nValue after reset or the default value

28.7.1 ENABLE Register (Offset = 0h) [Reset = 00000000h]

ENABLE is shown in Table 28-131.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-131 ENABLE Register Field Descriptions
BitFieldTypeResetDescription
31-3RESERVEDR0hReserved
2MDMFR/W0hInternal. Only to be used through TI provided API.
1LOCTIMR/W0hInternal. Only to be used through TI provided API.
0TOPSMR/W0hInternal. Only to be used through TI provided API.

28.7.2 FWSRC Register (Offset = 4h) [Reset = 00000000h]

FWSRC is shown in Table 28-132.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-132 FWSRC Register Field Descriptions
BitFieldTypeResetDescription
31-3RESERVEDR0hReserved
2DATARAMR/W0hInternal. Only to be used through TI provided API.
1FWRAMR/W0hInternal. Only to be used through TI provided API.
0BANKR/W0hInternal. Only to be used through TI provided API.

28.7.3 INIT Register (Offset = 8h) [Reset = 00000000h]

INIT is shown in Table 28-133.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-133 INIT Register Field Descriptions
BitFieldTypeResetDescription
31-5RESERVEDR0hReserved
4RFEW0hInternal. Only to be used through TI provided API.
3MDMW0hInternal. Only to be used through TI provided API.
2MDMFW0hInternal. Only to be used through TI provided API.
1LOCTIMW0hInternal. Only to be used through TI provided API.
0TOPSMW0hInternal. Only to be used through TI provided API.

28.7.4 STROBES0 Register (Offset = Ch) [Reset = 00000000h]

STROBES0 is shown in Table 28-134.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-134 STROBES0 Register Field Descriptions
BitFieldTypeResetDescription
31-7RESERVEDR0hReserved
6TIMCAPT1W0hInternal. Only to be used through TI provided API.
5TIMCAPT0W0hInternal. Only to be used through TI provided API.
4S2RTRIGW0hInternal. Only to be used through TI provided API.
3DMATRIGW0hInternal. Only to be used through TI provided API.
2SYSTCAPT2W0hInternal. Only to be used through TI provided API.
1SYSTCAPT1W0hInternal. Only to be used through TI provided API.
0SYSTCAPT0W0hInternal. Only to be used through TI provided API.

28.7.5 IRQ Register (Offset = 10h) [Reset = 00000000h]

IRQ is shown in Table 28-135.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-135 IRQ Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15SOFT15W0hInternal. Only to be used through TI provided API.
14SOFT14W0hInternal. Only to be used through TI provided API.
13SOFT13W0hInternal. Only to be used through TI provided API.
12SOFT12W0hInternal. Only to be used through TI provided API.
11SOFT11W0hInternal. Only to be used through TI provided API.
10SOFT10W0hInternal. Only to be used through TI provided API.
9SOFT9W0hInternal. Only to be used through TI provided API.
8SOFT8W0hInternal. Only to be used through TI provided API.
7SOFT7W0hInternal. Only to be used through TI provided API.
6SOFT6W0hInternal. Only to be used through TI provided API.
5SOFT5W0hInternal. Only to be used through TI provided API.
4SOFT4W0hInternal. Only to be used through TI provided API.
3SOFT3W0hInternal. Only to be used through TI provided API.
2SOFT2W0hInternal. Only to be used through TI provided API.
1SOFT1W0hInternal. Only to be used through TI provided API.
0SOFT0W0hInternal. Only to be used through TI provided API.

28.7.6 EVT0 Register (Offset = 14h) [Reset = 00000000h]

EVT0 is shown in Table 28-136.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-136 EVT0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15MDMFAEMPTYR0hInternal. Only to be used through TI provided API.
14S2RSTOPR0hInternal. Only to be used through TI provided API.
13FIFOERRR0hInternal. Only to be used through TI provided API.
12MDMFAFULLR0hInternal. Only to be used through TI provided API.
11SYSTCMP2R0hInternal. Only to be used through TI provided API.
10SYSTCMP1R0hInternal. Only to be used through TI provided API.
9SYSTCMP0R0hInternal. Only to be used through TI provided API.
8MDMMSGBOXR0hInternal. Only to be used through TI provided API.
7RFEMSGBOXR0hInternal. Only to be used through TI provided API.
6RFEDATR0hInternal. Only to be used through TI provided API.
5RFECMDR0hInternal. Only to be used through TI provided API.
4MDMDATR0hInternal. Only to be used through TI provided API.
3MDMCMDR0hInternal. Only to be used through TI provided API.
2TIMER1R0hInternal. Only to be used through TI provided API.
1TIMER0R0hInternal. Only to be used through TI provided API.
0PBEAPIR0hInternal. Only to be used through TI provided API.

28.7.7 EVT1 Register (Offset = 18h) [Reset = 00000000h]

EVT1 is shown in Table 28-137.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-137 EVT1 Register Field Descriptions
BitFieldTypeResetDescription
31-13RESERVEDR0hReserved
12TXRDBTHRR0hInternal. Only to be used through TI provided API.
11TXWRBTHRR0hInternal. Only to be used through TI provided API.
10RXRDBTHRR0hInternal. Only to be used through TI provided API.
9RXWRBTHRR0hInternal. Only to be used through TI provided API.
8MDMPROGR0hInternal. Only to be used through TI provided API.
7PBEGPI7R0hInternal. Only to be used through TI provided API.
6PBEGPI6R0hInternal. Only to be used through TI provided API.
5PBEGPI5R0hInternal. Only to be used through TI provided API.
4PBEGPI4R0hInternal. Only to be used through TI provided API.
3PBEGPI3R0hInternal. Only to be used through TI provided API.
2PBEGPI2R0hInternal. Only to be used through TI provided API.
1PBEGPI1R0hInternal. Only to be used through TI provided API.
0PBEGPI0R0hInternal. Only to be used through TI provided API.

28.7.8 EVTMSK0 Register (Offset = 1Ch) [Reset = 00000000h]

EVTMSK0 is shown in Table 28-138.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-138 EVTMSK0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15MDMFAEMPTYR/W0hInternal. Only to be used through TI provided API.
14S2RSTOPR/W0hInternal. Only to be used through TI provided API.
13FIFOERRR/W0hInternal. Only to be used through TI provided API.
12MDMFAFULLR/W0hInternal. Only to be used through TI provided API.
11SYSTCMP2R/W0hInternal. Only to be used through TI provided API.
10SYSTCMP1R/W0hInternal. Only to be used through TI provided API.
9SYSTCMP0R/W0hInternal. Only to be used through TI provided API.
8MDMMSGBOXR/W0hInternal. Only to be used through TI provided API.
7RFEMSGBOXR/W0hInternal. Only to be used through TI provided API.
6RFEDATR/W0hInternal. Only to be used through TI provided API.
5RFECMDR/W0hInternal. Only to be used through TI provided API.
4MDMDATR/W0hInternal. Only to be used through TI provided API.
3MDMCMDR/W0hInternal. Only to be used through TI provided API.
2TIMER1R/W0hInternal. Only to be used through TI provided API.
1TIMER0R/W0hInternal. Only to be used through TI provided API.
0PBEAPIR/W0hInternal. Only to be used through TI provided API.

28.7.9 EVTMSK1 Register (Offset = 20h) [Reset = 00000000h]

EVTMSK1 is shown in Table 28-139.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-139 EVTMSK1 Register Field Descriptions
BitFieldTypeResetDescription
31-13RESERVEDR0hReserved
12TXRDBTHRR/W0hInternal. Only to be used through TI provided API.
11TXWRBTHRR/W0hInternal. Only to be used through TI provided API.
10RXRDBTHRR/W0hInternal. Only to be used through TI provided API.
9RXWRBTHRR/W0hInternal. Only to be used through TI provided API.
8MDMPROGR/W0hInternal. Only to be used through TI provided API.
7PBEGPI7R/W0hInternal. Only to be used through TI provided API.
6PBEGPI6R/W0hInternal. Only to be used through TI provided API.
5PBEGPI5R/W0hInternal. Only to be used through TI provided API.
4PBEGPI4R/W0hInternal. Only to be used through TI provided API.
3PBEGPI3R/W0hInternal. Only to be used through TI provided API.
2PBEGPI2R/W0hInternal. Only to be used through TI provided API.
1PBEGPI1R/W0hInternal. Only to be used through TI provided API.
0PBEGPI0R/W0hInternal. Only to be used through TI provided API.

28.7.10 EVTCLR0 Register (Offset = 24h) [Reset = 00000000h]

EVTCLR0 is shown in Table 28-140.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-140 EVTCLR0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15MDMFAEMPTYW0hInternal. Only to be used through TI provided API.
14S2RSTOPW0hInternal. Only to be used through TI provided API.
13FIFOERRW0hInternal. Only to be used through TI provided API.
12MDMFAFULLW0hInternal. Only to be used through TI provided API.
11SYSTCMP2W0hInternal. Only to be used through TI provided API.
10SYSTCMP1W0hInternal. Only to be used through TI provided API.
9SYSTCMP0W0hInternal. Only to be used through TI provided API.
8MDMMSGBOXW0hInternal. Only to be used through TI provided API.
7RFEMSGBOXW0hInternal. Only to be used through TI provided API.
6RFEDATW0hInternal. Only to be used through TI provided API.
5RFECMDW0hInternal. Only to be used through TI provided API.
4MDMDATW0hInternal. Only to be used through TI provided API.
3MDMCMDW0hInternal. Only to be used through TI provided API.
2TIMER1W0hInternal. Only to be used through TI provided API.
1TIMER0W0hInternal. Only to be used through TI provided API.
0PBEAPIW0hInternal. Only to be used through TI provided API.

28.7.11 EVTCLR1 Register (Offset = 28h) [Reset = 00000000h]

EVTCLR1 is shown in Table 28-141.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-141 EVTCLR1 Register Field Descriptions
BitFieldTypeResetDescription
31-13RESERVEDR0hReserved
12TXRDBTHRW0hInternal. Only to be used through TI provided API.
11TXWRBTHRW0hInternal. Only to be used through TI provided API.
10RXRDBTHRW0hInternal. Only to be used through TI provided API.
9RXWRBTHRW0hInternal. Only to be used through TI provided API.
8MDMPROGW0hInternal. Only to be used through TI provided API.
7PBEGPI7W0hInternal. Only to be used through TI provided API.
6PBEGPI6W0hInternal. Only to be used through TI provided API.
5PBEGPI5W0hInternal. Only to be used through TI provided API.
4PBEGPI4W0hInternal. Only to be used through TI provided API.
3PBEGPI3W0hInternal. Only to be used through TI provided API.
2PBEGPI2W0hInternal. Only to be used through TI provided API.
1PBEGPI1W0hInternal. Only to be used through TI provided API.
0PBEGPI0W0hInternal. Only to be used through TI provided API.

28.7.12 PDREQ Register (Offset = 2Ch) [Reset = 00000000h]

PDREQ is shown in Table 28-142.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-142 PDREQ Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0TOPSMPDREQR/W0hInternal. Only to be used through TI provided API.

28.7.13 API Register (Offset = 30h) [Reset = 00000000h]

API is shown in Table 28-143.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-143 API Register Field Descriptions
BitFieldTypeResetDescription
31-5RESERVEDR0hReserved
4-0PBECMDR/W0hInternal. Only to be used through TI provided API.

28.7.14 MCEDATOUT0 Register (Offset = 34h) [Reset = 00000000h]

MCEDATOUT0 is shown in Table 28-144.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-144 MCEDATOUT0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.15 MCEDATIN0 Register (Offset = 38h) [Reset = 00000000h]

MCEDATIN0 is shown in Table 28-145.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-145 MCEDATIN0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR0hInternal. Only to be used through TI provided API.

28.7.16 MCECMDOUT Register (Offset = 3Ch) [Reset = 00000000h]

MCECMDOUT is shown in Table 28-146.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-146 MCECMDOUT Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.17 MCECMDIN Register (Offset = 40h) [Reset = 00000000h]

MCECMDIN is shown in Table 28-147.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-147 MCECMDIN Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0VALR0hInternal. Only to be used through TI provided API.

28.7.18 MDMAPI Register (Offset = 44h) [Reset = 00000000h]

MDMAPI is shown in Table 28-148.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-148 MDMAPI Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-4PROTOCOLIDR/W0hInternal. Only to be used through TI provided API.
3-0MDMCMDR/W0hInternal. Only to be used through TI provided API.

28.7.19 MDMMSGBOX Register (Offset = 48h) [Reset = 00000000h]

MDMMSGBOX is shown in Table 28-149.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-149 MDMMSGBOX Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0VALUER0hInternal. Only to be used through TI provided API.

28.7.20 FREQ Register (Offset = 4Ch) [Reset = 00000000h]

FREQ is shown in Table 28-150.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-150 FREQ Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0OFFSETR0hInternal. Only to be used through TI provided API.

28.7.21 MDMLQI Register (Offset = 50h) [Reset = 00000000h]

MDMLQI is shown in Table 28-151.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-151 MDMLQI Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0VALR0hInternal. Only to be used through TI provided API.

28.7.22 RFEDATOUT0 Register (Offset = 54h) [Reset = 00000000h]

RFEDATOUT0 is shown in Table 28-152.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-152 RFEDATOUT0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.23 RFEDATIN0 Register (Offset = 58h) [Reset = 00000000h]

RFEDATIN0 is shown in Table 28-153.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-153 RFEDATIN0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR0hInternal. Only to be used through TI provided API.

28.7.24 RFECMDOUT Register (Offset = 5Ch) [Reset = 00000000h]

RFECMDOUT is shown in Table 28-154.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-154 RFECMDOUT Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.25 RFECMDIN Register (Offset = 60h) [Reset = 00000000h]

RFECMDIN is shown in Table 28-155.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-155 RFECMDIN Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0VALR0hInternal. Only to be used through TI provided API.

28.7.26 RFEAPI Register (Offset = 64h) [Reset = 00000000h]

RFEAPI is shown in Table 28-156.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-156 RFEAPI Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-4PROTOCOLIDR/W0hInternal. Only to be used through TI provided API.
3-0RFECMDR/W0hInternal. Only to be used through TI provided API.

28.7.27 RFECMDPAR0 Register (Offset = 68h) [Reset = 00000000h]

RFECMDPAR0 is shown in Table 28-157.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-157 RFECMDPAR0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.28 RFECMDPAR1 Register (Offset = 6Ch) [Reset = 00000000h]

RFECMDPAR1 is shown in Table 28-158.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-158 RFECMDPAR1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.29 RFEMSGBOX Register (Offset = 70h) [Reset = 00000000h]

RFEMSGBOX is shown in Table 28-159.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-159 RFEMSGBOX Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0VALR0hInternal. Only to be used through TI provided API.

28.7.30 RFERSSI Register (Offset = 74h) [Reset = 00000000h]

RFERSSI is shown in Table 28-160.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-160 RFERSSI Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0VALR0hInternal. Only to be used through TI provided API.

28.7.31 RFERSSIMAX Register (Offset = 78h) [Reset = 00000000h]

RFERSSIMAX is shown in Table 28-161.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-161 RFERSSIMAX Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0VALR0hInternal. Only to be used through TI provided API.

28.7.32 RFERFGAIN Register (Offset = 7Ch) [Reset = 00000000h]

RFERFGAIN is shown in Table 28-162.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-162 RFERFGAIN Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0DBGAINR0hInternal. Only to be used through TI provided API.

28.7.33 MDMSYNCAL Register (Offset = 80h) [Reset = 00000000h]

MDMSYNCAL is shown in Table 28-163.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-163 MDMSYNCAL Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0SWALSBR/W0hInternal. Only to be used through TI provided API.

28.7.34 MDMSYNCAH Register (Offset = 84h) [Reset = 00000000h]

MDMSYNCAH is shown in Table 28-164.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-164 MDMSYNCAH Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0SWAMSBR/W0hInternal. Only to be used through TI provided API.

28.7.35 MDMSYNCBL Register (Offset = 88h) [Reset = 00000000h]

MDMSYNCBL is shown in Table 28-165.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-165 MDMSYNCBL Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0SWBLSBR/W0hInternal. Only to be used through TI provided API.

28.7.36 MDMSYNCBH Register (Offset = 8Ch) [Reset = 00000000h]

MDMSYNCBH is shown in Table 28-166.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-166 MDMSYNCBH Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0SWBMSBR/W0hInternal. Only to be used through TI provided API.

28.7.37 MDMCMDPAR0 Register (Offset = 90h) [Reset = 00000000h]

MDMCMDPAR0 is shown in Table 28-167.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-167 MDMCMDPAR0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.38 MDMCMDPAR1 Register (Offset = 94h) [Reset = 00000000h]

MDMCMDPAR1 is shown in Table 28-168.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-168 MDMCMDPAR1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.39 MDMCMDPAR2 Register (Offset = 98h) [Reset = 00000000h]

MDMCMDPAR2 is shown in Table 28-169.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-169 MDMCMDPAR2 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.40 RFEDATIN1 Register (Offset = 9Ch) [Reset = 00000000h]

RFEDATIN1 is shown in Table 28-170.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-170 RFEDATIN1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR0hInternal. Only to be used through TI provided API.

28.7.41 POLY0L Register (Offset = A0h) [Reset = 00000000h]

POLY0L is shown in Table 28-171.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-171 POLY0L Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR/W0hInternal. Only to be used through TI provided API.

28.7.42 POLY0H Register (Offset = A4h) [Reset = 00000000h]

POLY0H is shown in Table 28-172.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-172 POLY0H Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR/W0hInternal. Only to be used through TI provided API.

28.7.43 POLY1L Register (Offset = A8h) [Reset = 00000000h]

POLY1L is shown in Table 28-173.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-173 POLY1L Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR/W0hInternal. Only to be used through TI provided API.

28.7.44 POLY1H Register (Offset = ACh) [Reset = 00000000h]

POLY1H is shown in Table 28-174.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-174 POLY1H Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR/W0hInternal. Only to be used through TI provided API.

28.7.45 PHACFG Register (Offset = B0h) [Reset = 00000000h]

PHACFG is shown in Table 28-175.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-175 PHACFG Register Field Descriptions
BitFieldTypeResetDescription
31-3RESERVEDR0hReserved
2-1MODE1R/W0hInternal. Only to be used through TI provided API.
0MODE0R/W0hInternal. Only to be used through TI provided API.

28.7.46 FCFG0 Register (Offset = B4h) [Reset = 00000000h]

FCFG0 is shown in Table 28-176.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-176 FCFG0 Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7TXIRQMETR/W0hInternal. Only to be used through TI provided API.
6RXIRQMETR/W0hInternal. Only to be used through TI provided API.
5TXACOMR/W1hInternal. Only to be used through TI provided API.
4TXADEALR/W0hInternal. Only to be used through TI provided API.
3-2RESERVEDR0hReserved
1RXACOMR/W0hInternal. Only to be used through TI provided API.
0RXADEALR/W1hInternal. Only to be used through TI provided API.

28.7.47 FCFG1 Register (Offset = B8h) [Reset = 00000000h]

FCFG1 is shown in Table 28-177.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-177 FCFG1 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR0hReserved
8-0TXSTRTR/W0hInternal. Only to be used through TI provided API.

28.7.48 FCFG2 Register (Offset = BCh) [Reset = 00000000h]

FCFG2 is shown in Table 28-178.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-178 FCFG2 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-8TXHSIZER/W0hInternal. Only to be used through TI provided API.
7-0TXSIZER/W0hInternal. Only to be used through TI provided API.

28.7.49 FCFG3 Register (Offset = C0h) [Reset = 00000000h]

FCFG3 is shown in Table 28-179.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-179 FCFG3 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR0hReserved
8-0RXSTRTR/W0hInternal. Only to be used through TI provided API.

28.7.50 FCFG4 Register (Offset = C4h) [Reset = 00000000h]

FCFG4 is shown in Table 28-180.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-180 FCFG4 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-8RXHSIZER/W0hInternal. Only to be used through TI provided API.
7-0RXSIZER/W0hInternal. Only to be used through TI provided API.

28.7.51 FCFG5 Register (Offset = C8h) [Reset = 00000000h]

FCFG5 is shown in Table 28-181.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-181 FCFG5 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR0hReserved
8-6DMASREQR/W0hInternal. Only to be used through TI provided API.
5RESERVEDR0hReserved
4-0DMAREQR/W0hInternal. Only to be used through TI provided API.

28.7.52 RXFWBTHRS Register (Offset = CCh) [Reset = 00000000h]

RXFWBTHRS is shown in Table 28-182.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-182 RXFWBTHRS Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0BYTESR/W0hInternal. Only to be used through TI provided API.

28.7.53 RXFRBTHRS Register (Offset = D0h) [Reset = 00000000h]

RXFRBTHRS is shown in Table 28-183.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-183 RXFRBTHRS Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0BYTESR/W0hInternal. Only to be used through TI provided API.

28.7.54 TXFWBTHRS Register (Offset = D4h) [Reset = 00000000h]

TXFWBTHRS is shown in Table 28-184.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-184 TXFWBTHRS Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0BYTESR/W0hInternal. Only to be used through TI provided API.

28.7.55 TXFRBTHRS Register (Offset = D8h) [Reset = 00000000h]

TXFRBTHRS is shown in Table 28-185.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-185 TXFRBTHRS Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0BYTESR/W0hInternal. Only to be used through TI provided API.

28.7.56 TIMCTL Register (Offset = DCh) [Reset = 00000000h]

TIMCTL is shown in Table 28-186.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-186 TIMCTL Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-11CPTSRC1R/W0hInternal. Only to be used through TI provided API.
10ENCPT1R/W0hInternal. Only to be used through TI provided API.
9SRC1R/W0hInternal. Only to be used through TI provided API.
8EN1R/W0hInternal. Only to be used through TI provided API.
7-3CPTSRC0R/W0hInternal. Only to be used through TI provided API.
2ENCPT0R/W0hInternal. Only to be used through TI provided API.
1SRC0R/W0hInternal. Only to be used through TI provided API.
0EN0R/W0hInternal. Only to be used through TI provided API.

28.7.57 TIMPRE Register (Offset = E0h) [Reset = 00000000h]

TIMPRE is shown in Table 28-187.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-187 TIMPRE Register Field Descriptions
BitFieldTypeResetDescription
31-14RESERVEDR0hReserved
13-8PRE1R/W0hInternal. Only to be used through TI provided API.
7-6RESERVEDR0hReserved
5-0PRE0R/W0hInternal. Only to be used through TI provided API.

28.7.58 TIMPER0 Register (Offset = E4h) [Reset = 00000000h]

TIMPER0 is shown in Table 28-188.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-188 TIMPER0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.59 TIMPER1 Register (Offset = E8h) [Reset = 00000000h]

TIMPER1 is shown in Table 28-189.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-189 TIMPER1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.60 TIMCAPT0 Register (Offset = ECh) [Reset = 00000000h]

TIMCAPT0 is shown in Table 28-190.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-190 TIMCAPT0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALUER0hInternal. Only to be used through TI provided API.

28.7.61 TIMCAPT1 Register (Offset = F0h) [Reset = 00000000h]

TIMCAPT1 is shown in Table 28-191.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-191 TIMCAPT1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALUER0hInternal. Only to be used through TI provided API.

28.7.62 TRCCTL Register (Offset = F4h) [Reset = 00000000h]

TRCCTL is shown in Table 28-192.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-192 TRCCTL Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0SENDW0hInternal. Only to be used through TI provided API.

28.7.63 TRCSTAT Register (Offset = F8h) [Reset = 00000000h]

TRCSTAT is shown in Table 28-193.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-193 TRCSTAT Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0BUSYR0hInternal. Only to be used through TI provided API.

28.7.64 TRCCMD Register (Offset = FCh) [Reset = 00000000h]

TRCCMD is shown in Table 28-194.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-194 TRCCMD Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-8PARCNTR/W0hInternal. Only to be used through TI provided API.
7-0PKTHDRR/W0hInternal. Only to be used through TI provided API.

28.7.65 TRCPAR0 Register (Offset = 100h) [Reset = 00000000h]

TRCPAR0 is shown in Table 28-195.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-195 TRCPAR0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.66 TRCPAR1 Register (Offset = 104h) [Reset = 00000000h]

TRCPAR1 is shown in Table 28-196.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-196 TRCPAR1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.67 GPOCTRL Register (Offset = 108h) [Reset = 00000000h]

GPOCTRL is shown in Table 28-197.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-197 GPOCTRL Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7GPO7R/W0hInternal. Only to be used through TI provided API.
6GPO6R/W0hInternal. Only to be used through TI provided API.
5GPO5R/W0hInternal. Only to be used through TI provided API.
4GPO4R/W0hInternal. Only to be used through TI provided API.
3GPO3R/W0hInternal. Only to be used through TI provided API.
2GPO2R/W0hInternal. Only to be used through TI provided API.
1GPO1R/W0hInternal. Only to be used through TI provided API.
0GPO0R/W0hInternal. Only to be used through TI provided API.

28.7.68 MDMFWR Register (Offset = 10Ch) [Reset = 00000000h]

MDMFWR is shown in Table 28-198.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-198 MDMFWR Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0PAYLOADINR/W0hInternal. Only to be used through TI provided API.

28.7.69 MDMFRD Register (Offset = 110h) [Reset = 00000000h]

MDMFRD is shown in Table 28-199.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-199 MDMFRD Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0PAYLOADOUTR0hInternal. Only to be used through TI provided API.

28.7.70 MDMFWRCTL Register (Offset = 114h) [Reset = 00000000h]

MDMFWRCTL is shown in Table 28-200.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-200 MDMFWRCTL Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0WORDSZWRR/W0hInternal. Only to be used through TI provided API.

28.7.71 MDMFRDCTL Register (Offset = 118h) [Reset = 00000000h]

MDMFRDCTL is shown in Table 28-201.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-201 MDMFRDCTL Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0WORDSZRDR/W0hInternal. Only to be used through TI provided API.

28.7.72 MDMFCFG Register (Offset = 11Ch) [Reset = 00000000h]

MDMFCFG is shown in Table 28-202.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-202 MDMFCFG Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-8AFULLTHRR/W0hInternal. Only to be used through TI provided API.
7-0AEMPTYTHRR/W0hInternal. Only to be used through TI provided API.

28.7.73 MDMFSTA Register (Offset = 120h) [Reset = 00000000h]

MDMFSTA is shown in Table 28-203.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-203 MDMFSTA Register Field Descriptions
BitFieldTypeResetDescription
31-6RESERVEDR0hReserved
5OVFLR0hInternal. Only to be used through TI provided API.
4ALMOSTFULLR0hInternal. Only to be used through TI provided API.
3ALMOSTEMPTYR0hInternal. Only to be used through TI provided API.
2UNFLR0hInternal. Only to be used through TI provided API.
1RXVALIDR0hInternal. Only to be used through TI provided API.
0TXREADYR0hInternal. Only to be used through TI provided API.

28.7.74 PHASTA Register (Offset = 124h) [Reset = 00000000h]

PHASTA is shown in Table 28-204.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-204 PHASTA Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR0hReserved
1-0BUSYR0hInternal. Only to be used through TI provided API.

28.7.75 LFSR0L Register (Offset = 128h) [Reset = 00000000h]

LFSR0L is shown in Table 28-205.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-205 LFSR0L Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR/WFFFFhInternal. Only to be used through TI provided API.

28.7.76 LFSR0H Register (Offset = 12Ch) [Reset = 00000000h]

LFSR0H is shown in Table 28-206.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-206 LFSR0H Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR/WFFFFhInternal. Only to be used through TI provided API.

28.7.77 LFSR0BRL Register (Offset = 130h) [Reset = 00000000h]

LFSR0BRL is shown in Table 28-207.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-207 LFSR0BRL Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR/WFFFFhInternal. Only to be used through TI provided API.

28.7.78 LFSR0BRH Register (Offset = 134h) [Reset = 00000000h]

LFSR0BRH is shown in Table 28-208.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-208 LFSR0BRH Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR/WFFFFhInternal. Only to be used through TI provided API.

28.7.79 LFSR1L Register (Offset = 138h) [Reset = 00000000h]

LFSR1L is shown in Table 28-209.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-209 LFSR1L Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR/WFFFFhInternal. Only to be used through TI provided API.

28.7.80 LFSR1H Register (Offset = 13Ch) [Reset = 00000000h]

LFSR1H is shown in Table 28-210.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-210 LFSR1H Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR/WFFFFhInternal. Only to be used through TI provided API.

28.7.81 LFSR1BRL Register (Offset = 140h) [Reset = 00000000h]

LFSR1BRL is shown in Table 28-211.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-211 LFSR1BRL Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR/WFFFFhInternal. Only to be used through TI provided API.

28.7.82 LFSR1BRH Register (Offset = 144h) [Reset = 00000000h]

LFSR1BRH is shown in Table 28-212.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-212 LFSR1BRH Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR/WFFFFhInternal. Only to be used through TI provided API.

28.7.83 LFSR0INL Register (Offset = 148h) [Reset = 00000000h]

LFSR0INL is shown in Table 28-213.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-213 LFSR0INL Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALW0hInternal. Only to be used through TI provided API.

28.7.84 LFSR0N Register (Offset = 14Ch) [Reset = 00000000h]

LFSR0N is shown in Table 28-214.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-214 LFSR0N Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0SIZER/W0hInternal. Only to be used through TI provided API.

28.7.85 LFSR0INM Register (Offset = 150h) [Reset = 00000000h]

LFSR0INM is shown in Table 28-215.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-215 LFSR0INM Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALW0hInternal. Only to be used through TI provided API.

28.7.86 PHAOUT0 Register (Offset = 154h) [Reset = 00000000h]

PHAOUT0 is shown in Table 28-216.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-216 PHAOUT0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.7.87 LFSR1INL Register (Offset = 158h) [Reset = 00000000h]

LFSR1INL is shown in Table 28-217.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-217 LFSR1INL Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALW0hInternal. Only to be used through TI provided API.

28.7.88 LFSR1N Register (Offset = 15Ch) [Reset = 00000000h]

LFSR1N is shown in Table 28-218.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-218 LFSR1N Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0SIZER/W0hInternal. Only to be used through TI provided API.

28.7.89 LFSR1INM Register (Offset = 160h) [Reset = 00000000h]

LFSR1INM is shown in Table 28-219.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-219 LFSR1INM Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALW0hInternal. Only to be used through TI provided API.

28.7.90 PHAOUT0BR Register (Offset = 164h) [Reset = 00000000h]

PHAOUT0BR is shown in Table 28-220.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-220 PHAOUT0BR Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR0hInternal. Only to be used through TI provided API.

28.7.91 DIVIDENDL Register (Offset = 168h) [Reset = 00000000h]

DIVIDENDL is shown in Table 28-221.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-221 DIVIDENDL Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBW0hInternal. Only to be used through TI provided API.

28.7.92 DIVIDENDH Register (Offset = 16Ch) [Reset = 00000000h]

DIVIDENDH is shown in Table 28-222.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-222 DIVIDENDH Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBW0hInternal. Only to be used through TI provided API.

28.7.93 DIVISORL Register (Offset = 170h) [Reset = 00000000h]

DIVISORL is shown in Table 28-223.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-223 DIVISORL Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR/W0hInternal. Only to be used through TI provided API.

28.7.94 DIVISORH Register (Offset = 174h) [Reset = 00000000h]

DIVISORH is shown in Table 28-224.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-224 DIVISORH Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR/W0hInternal. Only to be used through TI provided API.

28.7.95 QUOTIENTL Register (Offset = 178h) [Reset = 00000000h]

QUOTIENTL is shown in Table 28-225.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-225 QUOTIENTL Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR0hInternal. Only to be used through TI provided API.

28.7.96 QUOTIENTH Register (Offset = 17Ch) [Reset = 00000000h]

QUOTIENTH is shown in Table 28-226.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-226 QUOTIENTH Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR0hInternal. Only to be used through TI provided API.

28.7.97 SYSTIM0L Register (Offset = 180h) [Reset = 00000000h]

SYSTIM0L is shown in Table 28-227.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-227 SYSTIM0L Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR0hInternal. Only to be used through TI provided API.

28.7.98 SYSTIM0H Register (Offset = 184h) [Reset = 00000000h]

SYSTIM0H is shown in Table 28-228.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-228 SYSTIM0H Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR0hInternal. Only to be used through TI provided API.

28.7.99 SYSTIM1L Register (Offset = 188h) [Reset = 00000000h]

SYSTIM1L is shown in Table 28-229.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-229 SYSTIM1L Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR0hInternal. Only to be used through TI provided API.

28.7.100 SYSTIM1H Register (Offset = 18Ch) [Reset = 00000000h]

SYSTIM1H is shown in Table 28-230.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-230 SYSTIM1H Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR0hInternal. Only to be used through TI provided API.

28.7.101 SYSTIM2L Register (Offset = 190h) [Reset = 00000000h]

SYSTIM2L is shown in Table 28-231.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-231 SYSTIM2L Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALLSBR0hInternal. Only to be used through TI provided API.

28.7.102 SYSTIM2H Register (Offset = 194h) [Reset = 00000000h]

SYSTIM2H is shown in Table 28-232.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-232 SYSTIM2H Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALMSBR0hInternal. Only to be used through TI provided API.

28.7.103 GPI Register (Offset = 198h) [Reset = 00000000h]

GPI is shown in Table 28-233.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-233 GPI Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7GPI7R0hInternal. Only to be used through TI provided API.
6GPI6R0hInternal. Only to be used through TI provided API.
5GPI5R0hInternal. Only to be used through TI provided API.
4GPI4R0hInternal. Only to be used through TI provided API.
3GPI3R0hInternal. Only to be used through TI provided API.
2GPI2R0hInternal. Only to be used through TI provided API.
1GPI1R0hInternal. Only to be used through TI provided API.
0GPI0R0hInternal. Only to be used through TI provided API.

28.7.104 DIVSTA Register (Offset = 19Ch) [Reset = 00000000h]

DIVSTA is shown in Table 28-234.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-234 DIVSTA Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0STATR0hInternal. Only to be used through TI provided API.

28.7.105 FCMD Register (Offset = 1A0h) [Reset = 00000000h]

FCMD is shown in Table 28-235.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-235 FCMD Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0DATAW0hInternal. Only to be used through TI provided API.

28.7.106 FSTAT Register (Offset = 1A4h) [Reset = 00000000h]

FSTAT is shown in Table 28-236.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-236 FSTAT Register Field Descriptions
BitFieldTypeResetDescription
31-12RESERVEDR0hReserved
11TXUNFLR0hInternal. Only to be used through TI provided API.
10TXOVFLR0hInternal. Only to be used through TI provided API.
9TXEMPTYR0hInternal. Only to be used through TI provided API.
8TXFULLR0hInternal. Only to be used through TI provided API.
7-4RESERVEDR0hReserved
3RXUNFLR0hInternal. Only to be used through TI provided API.
2RXOVFLR0hInternal. Only to be used through TI provided API.
1RXEMPTYR0hInternal. Only to be used through TI provided API.
0RXFULLR0hInternal. Only to be used through TI provided API.

28.7.107 RXFWP Register (Offset = 1A8h) [Reset = 00000000h]

RXFWP is shown in Table 28-237.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-237 RXFWP Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0PTRR/W0hInternal. Only to be used through TI provided API.

28.7.108 RXFRP Register (Offset = 1ACh) [Reset = 00000000h]

RXFRP is shown in Table 28-238.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-238 RXFRP Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0PTRR/W0hInternal. Only to be used through TI provided API.

28.7.109 RXFSWP Register (Offset = 1B0h) [Reset = 00000000h]

RXFSWP is shown in Table 28-239.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-239 RXFSWP Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0PTRR/W0hInternal. Only to be used through TI provided API.

28.7.110 RXFSRP Register (Offset = 1B4h) [Reset = 00000000h]

RXFSRP is shown in Table 28-240.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-240 RXFSRP Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0PTRR/W0hInternal. Only to be used through TI provided API.

28.7.111 TXFWP Register (Offset = 1B8h) [Reset = 00000000h]

TXFWP is shown in Table 28-241.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-241 TXFWP Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0PTRR/W0hInternal. Only to be used through TI provided API.

28.7.112 TXFRP Register (Offset = 1BCh) [Reset = 00000000h]

TXFRP is shown in Table 28-242.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-242 TXFRP Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0PTRR/W0hInternal. Only to be used through TI provided API.

28.7.113 TXFSWP Register (Offset = 1C0h) [Reset = 00000000h]

TXFSWP is shown in Table 28-243.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-243 TXFSWP Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0PTRR/W0hInternal. Only to be used through TI provided API.

28.7.114 TXFSRP Register (Offset = 1C4h) [Reset = 00000000h]

TXFSRP is shown in Table 28-244.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-244 TXFSRP Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0PTRR/W0hInternal. Only to be used through TI provided API.

28.7.115 RXFWRITABLE Register (Offset = 1C8h) [Reset = 00000000h]

RXFWRITABLE is shown in Table 28-245.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-245 RXFWRITABLE Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0BYTESR0hInternal. Only to be used through TI provided API.

28.7.116 RXFREADABLE Register (Offset = 1CCh) [Reset = 00000000h]

RXFREADABLE is shown in Table 28-246.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-246 RXFREADABLE Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0BYTESR0hInternal. Only to be used through TI provided API.

28.7.117 TXFWRITABLE Register (Offset = 1D0h) [Reset = 00000000h]

TXFWRITABLE is shown in Table 28-247.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-247 TXFWRITABLE Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0BYTESR0hInternal. Only to be used through TI provided API.

28.7.118 TXFREADABLE Register (Offset = 1D4h) [Reset = 00000000h]

TXFREADABLE is shown in Table 28-248.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-248 TXFREADABLE Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0BYTESR0hInternal. Only to be used through TI provided API.

28.7.119 RXFBRD Register (Offset = 1D8h) [Reset = 00000000h]

RXFBRD is shown in Table 28-249.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-249 RXFBRD Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0DATAR0hInternal. Only to be used through TI provided API.

28.7.120 RXFBWR Register (Offset = 1DCh) [Reset = 00000000h]

RXFBWR is shown in Table 28-250.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-250 RXFBWR Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0DATAW0hInternal. Only to be used through TI provided API.

28.7.121 TXFBRD Register (Offset = 1E0h) [Reset = 00000000h]

TXFBRD is shown in Table 28-251.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-251 TXFBRD Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0DATAR0hInternal. Only to be used through TI provided API.

28.7.122 TXFBWR Register (Offset = 1E4h) [Reset = 00000000h]

TXFBWR is shown in Table 28-252.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-252 TXFBWR Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0DATAW0hInternal. Only to be used through TI provided API.

28.7.123 RXFHRD Register (Offset = 1E8h) [Reset = 00000000h]

RXFHRD is shown in Table 28-253.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-253 RXFHRD Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0DATAR0hInternal. Only to be used through TI provided API.

28.7.124 RXFHWR Register (Offset = 1ECh) [Reset = 00000000h]

RXFHWR is shown in Table 28-254.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-254 RXFHWR Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0DATAW0hInternal. Only to be used through TI provided API.

28.7.125 TXFHRD Register (Offset = 1F0h) [Reset = 00000000h]

TXFHRD is shown in Table 28-255.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-255 TXFHRD Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0DATAR0hInternal. Only to be used through TI provided API.

28.7.126 TXFHWR Register (Offset = 1F4h) [Reset = 00000000h]

TXFHWR is shown in Table 28-256.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-256 TXFHWR Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0DATAW0hInternal. Only to be used through TI provided API.

28.7.127 MCEDATIN1 Register (Offset = 1F8h) [Reset = 00000000h]

MCEDATIN1 is shown in Table 28-257.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-257 MCEDATIN1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR0hInternal. Only to be used through TI provided API.