SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
The samplestamp generator counts frames (WCLK periods) and 96MHz clock cycles (crystal oscillator periods) within each frame:
STMPWCNT increments at the first WCLK edge of each frame, module the period value STMPWPER.
STMPXCNT resets to 0 at the first WCLK edge of each frame, and then increments by 1 for each 96MHz clock cycle. Reading STMPWCNT latches the read value of STMPXCNT.
Software can modify the value of STMPWCNT by writing an absolute value to STMPWSET or a relative value to STMPWADD.