SWCU195A December   2024  â€“ May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10

 

  1.   1
  2.   Read This First
    1.     About This Manual
    2.     Devices
    3.     Register, Field, and Bit Calls
    4.     Related Documentation
    5.     Trademarks
  3. Architectural Overview
    1. 1.1  Target Applications
    2. 1.2  Introduction
    3. 1.3  Arm Cortex M33
      1. 1.3.1 Processor Core
      2. 1.3.2 SysTick Timer
      3. 1.3.3 Nested Vectored Interrupt Controller
      4. 1.3.4 System Control Block (SCB)
      5. 1.3.5 TI Machine Learning Instruction Extensions
    4. 1.4  On-Chip Memory
      1. 1.4.1 SRAM
      2. 1.4.2 FLASH
      3. 1.4.3 ROM
    5. 1.5  Power Supply System
      1. 1.5.1 VDDS
      2. 1.5.2 VDDIO
      3. 1.5.3 VDDR
      4. 1.5.4 VDDD Digital Core Supply
      5. 1.5.5 DC/DC Converter
    6. 1.6  Radio
    7. 1.7  Hardware Security Module
    8. 1.8  AES 128-Bit Cryptographic Accelerator
    9. 1.9  System Timer (SYSTIM)
    10. 1.10 General Purpose Timers (LGPT)
    11. 1.11 Always-ON (AON) or Ultra-Low Leakage (ULL) Domain
      1. 1.11.1 Watchdog Timer
      2. 1.11.2 Battery and Temperature Monitor
      3. 1.11.3 Voltage Glitch Monitor (VGM)
      4. 1.11.4 Real-Time Clock (RTC)
      5. 1.11.5 Low Power Comparator
    12. 1.12 Direct Memory Access
    13. 1.13 System Control and Clock
    14. 1.14 Communication Peripherals
      1. 1.14.1 UART
      2. 1.14.2 I2C
      3. 1.14.3 SPI
      4. 1.14.4 CAN-FD
      5. 1.14.5 I2S
    15. 1.15 Programmable I/Os
    16. 1.16 Algorithm Processing Unit (APU)
    17. 1.17 Serial Wire Debug (SWD)
  4. Arm® Cortex®-M33 Processor
    1. 2.1 Arm® Cortex®-M33 Processor Introduction
    2. 2.2 M33 Instantiation Parameters
    3. 2.3 Arm® Cortex®-M33 System Peripheral Details
      1. 2.3.1 Floating Point Unit (FPU)
      2. 2.3.2 Memory Protection Unit (MPU)
      3. 2.3.3 Digital Signal Processing (DSP)
      4. 2.3.4 Security Attribution Unit (SAU)
      5. 2.3.5 System Timer (SysTick)
      6. 2.3.6 Nested Vectored Interrupt Controller (NVIC)
      7. 2.3.7 System Control Block (SCB)
      8. 2.3.8 System Control Space (SCS)
    4. 2.4 CPU Sub-System Peripheral Details
      1. 2.4.1 Trace Port Interface Unit (TPIU)
      2. 2.4.2 DAP Bridge and Debug Authentication
      3. 2.4.3 Implementation Defined Attribution Unit (IDAU)
      4. 2.4.4 Custom Datapath Extension (CDE)
    5. 2.5 Programming Model
      1. 2.5.1 Modes of Operation and Execution
        1. 2.5.1.1 Security States
        2. 2.5.1.2 Operating Modes
        3. 2.5.1.3 Operating States
        4. 2.5.1.4 Privileged Access and Unprivileged User Access
      2. 2.5.2 Instruction Set Summary
      3. 2.5.3 Memory Model
        1. 2.5.3.1 Private Peripheral Bus
        2. 2.5.3.2 Unaligned Accesses
      4. 2.5.4 Processor Core Registers Summary
      5. 2.5.5 Exceptions
        1. 2.5.5.1 Exception Handling and Prioritization
    6. 2.6 TrustZone-M
      1. 2.6.1 Overview
      2. 2.6.2 M33 Configuration
      3. 2.6.3 Description of Elements
        1. 2.6.3.1 IDAU (Implementation Defined Attribution Unit)
          1. 2.6.3.1.1 Expected Use
        2. 2.6.3.2 Gaskets
          1. 2.6.3.2.1 Periphery Gasket
          2. 2.6.3.2.2 Controller Gasket
        3. 2.6.3.3 Memories
        4. 2.6.3.4 TCM
      4. 2.6.4 TCM Registers
    7. 2.7 Arm® Cortex®-M33 Registers
      1. 2.7.1  CPU_ROM_TABLE Registers
      2. 2.7.2  TPIU Registers
      3. 2.7.3  DCB Registers
      4. 2.7.4  DIB Registers
      5. 2.7.5  DWT Registers
      6. 2.7.6  FPB Registers
      7. 2.7.7  FPE Registers
      8. 2.7.8  ICB Registers
      9. 2.7.9  ITM Registers
      10. 2.7.10 MPU Registers
      11. 2.7.11 NVIC Registers
      12. 2.7.12 SAU Registers
      13. 2.7.13 SCB Registers
      14. 2.7.14 SYSTIMER Registers
      15. 2.7.15 SYSTICK Registers
      16. 2.7.16 Clock Control
      17. 2.7.17 Protocol Descriptions
      18. 2.7.18 Reset Considerations
        1. 2.7.18.1 Hardware Reset Considerations
      19. 2.7.19 Initialization
      20. 2.7.20 Interrupt and Event Support
        1. 2.7.20.1 Connection to Event Fabric
      21. 2.7.21 Power Management
  5. Memory Map
    1. 3.1 Memory Map
  6. Interrupts and Events
    1. 4.1 Exception Model
      1. 4.1.1 Exception States
      2. 4.1.2 Exception Types
      3. 4.1.3 Exception Handlers
      4. 4.1.4 Vector Table
      5. 4.1.5 Exception Priorities
      6. 4.1.6 Interrupt Priority Grouping
      7. 4.1.7 Exception Entry and Return
        1. 4.1.7.1 Exception Entry
        2. 4.1.7.2 Exception Return
    2. 4.2 Fault Handling
      1. 4.2.1 Fault Types
      2. 4.2.2 Fault Escalation to HardFault
      3. 4.2.3 Fault Status Registers and Fault Address Registers
      4. 4.2.4 Lockup
    3. 4.3 Security State Switches
    4. 4.4 Event Fabric
      1. 4.4.1 Introduction
      2. 4.4.2 Overview
      3. 4.4.3 Registers
      4. 4.4.4 AON Event Fabric
        1. 4.4.4.1 AON Common Input Events List
        2. 4.4.4.2 AON Event Subscribers
        3. 4.4.4.3 Power Management Controller (PMCTL)
        4. 4.4.4.4 Real Time Clock (RTC)
        5. 4.4.4.5 AON to MCU Event Fabric
      5. 4.4.5 MCU Event Fabric
        1. 4.4.5.1 Common Input Event List
        2. 4.4.5.2 MCU Event Subscribers
          1. 4.4.5.2.1 System CPU
          2. 4.4.5.2.2 Non-Maskable Interrupt (NMI)
    5. 4.5 Digital Test Bus (DTB)
    6. 4.6 EVTSVT Registers
    7. 4.7 EVTULL Registers
  7. Debug Subsystem
    1. 5.1  Introduction
    2. 5.2  Block Diagram
    3. 5.3  Overview
      1. 5.3.1 Physical Interface
      2. 5.3.2 Debug Access Ports
    4. 5.4  Debug Features
      1. 5.4.1 Processor Debug
      2. 5.4.2 Breakpoint Unit (BPU)
      3. 5.4.3 Peripheral Debug
    5. 5.5  Behavior in Low Power Modes
    6. 5.6  Restricting Debug Access
    7. 5.7  Mailbox (DSSM)
    8. 5.8  Mailbox Events
      1. 5.8.1 CPU Interrupt Event (AON_DBG_COMB)
    9. 5.9  Software Considerations
    10. 5.10 DBGSS Registers
  8. Power, Reset, and Clocking
    1. 6.1 Introduction
    2. 6.2 System CPU Modes
    3. 6.3 Supply System
      1. 6.3.1 Internal DC/DC Converter and Global LDO
    4. 6.4 Power States
      1. 6.4.1 RESET
      2. 6.4.2 SHUTDOWN
      3. 6.4.3 ACTIVE
      4. 6.4.4 IDLE
      5. 6.4.5 STANDBY
      6. 6.4.6 PMCTL Registers
    5. 6.5 Digital Power Partitioning
    6. 6.6 Clocks
      1. 6.6.1 Block Diagram
      2. 6.6.2 LF clock
        1. 6.6.2.1 LFINC Measurement Mechanism
        2. 6.6.2.2 LFINC Filtering
      3. 6.6.3 HFOSC
        1. 6.6.3.1 HFOSC Control and Qualification
        2. 6.6.3.2 HFOSC Tracking Loop
      4. 6.6.4 AFOSC
        1. 6.6.4.1 AFOSC Control and Qualification
        2. 6.6.4.2 AFOSC Tracking Loop
        3. 6.6.4.3 AFOSC Ratio
      5. 6.6.5 CLKSVT
      6. 6.6.6 CLKULL
      7. 6.6.7 CKM Registers
      8. 6.6.8 CKMD Registers
      9. 6.6.9 CLKCTL Registers
    7. 6.7 Resets
      1. 6.7.1 Watchdog Timer (WDT)
      2. 6.7.2 RTC Reset
      3. 6.7.3 LF Loss Detection
    8. 6.8 AON (REG3V3) Register Bank
  9. Internal Memory
    1. 7.1 SRAM
      1. 7.1.1 Overview
        1. 7.1.1.1 Purpose of the Peripheral
        2. 7.1.1.2 Features
        3. 7.1.1.3 Functional Block Diagram
      2. 7.1.2 Peripheral Functional Description
        1. 7.1.2.1 Parity Error Detection
          1. 7.1.2.1.1 Parity Error Debug Register
        2. 7.1.2.2 Extension Mode
        3. 7.1.2.3 Initialization
        4. 7.1.2.4 TrustZone Watermarking
      3. 7.1.3 SRAM Registers
      4. 7.1.4 SRAMCTRL Registers
    2. 7.2 VIMS
      1. 7.2.1 Overview
        1. 7.2.1.1 Purpose of the Peripheral
        2. 7.2.1.2 Features
        3. 7.2.1.3 Functional Block Diagram
      2. 7.2.2 Peripheral Functional Description
        1. 7.2.2.1 Dedicated 8KB CPU Cache
        2. 7.2.2.2 Dedicated 2KB HSM Cache
        3. 7.2.2.3 Dedicated 128-Bit Line Buffer
        4. 7.2.2.4 ROM
        5. 7.2.2.5 Flash
        6. 7.2.2.6 Auxiliary Regions
        7. 7.2.2.7 Flash Partition and Protection
          1. 7.2.2.7.1 Main Region
          2. 7.2.2.7.2 Read Protection
          3. 7.2.2.7.3 Sticky Write/Erase Protection
        8. 7.2.2.8 TrustZoneTM Watermark
        9. 7.2.2.9 Debug Access
      3. 7.2.3 VIMS Registers
    3. 7.3 FLASH
      1. 7.3.1 FLASH Registers
  10. Hardware Security Module (HSM)
    1. 8.1 Introduction
    2. 8.2 Overview
    3. 8.3 One-Time-Programmable (OTP) Controller
      1. 8.3.1 High-Level Sequence to Handle OTP Requests
    4. 8.4 Mailbox and Register Access Firewall
    5. 8.5 DMA Firewall
    6. 8.6 Coprocessor
    7. 8.7 HSM FW
      1. 8.7.1 Acquiring the Latest HSM FW
      2. 8.7.2 Programming HSM FW
      3. 8.7.3 Optional Customer Signing of HSM FW
    8. 8.8 HSM Registers
    9. 8.9 HSMCRYPTO Registers
  11. Device Boot and Bootloader
    1. 9.1 Device Boot and Programming
      1. 9.1.1 Boot Flow
      2. 9.1.2 Boot Status
      3. 9.1.3 Boot Protection/Locking Mechanisms
      4. 9.1.4 Debug and Active SWD Connections at Boot
        1. 9.1.4.1 Secure Debug and Persistent Debug
      5. 9.1.5 Flashless Test Mode and Tools Client Mode
        1. 9.1.5.1 Flashless Test Mode
        2. 9.1.5.2 Tools Client Mode
      6. 9.1.6 Retest Mode and Return-to-Factory Procedure
      7. 9.1.7 Disabling SWD Debug Port
    2. 9.2 Flash Programming
      1. 9.2.1 CCFG
      2. 9.2.2 CCFG Permissions/Restrictions that Affect Flash Programming
      3. 9.2.3 SACI Flash Programming Commands
      4. 9.2.4 Flash Programming Flows
        1. 9.2.4.1 Initial Programming of a New Device
        2. 9.2.4.2 Reprogramming of Previously Programmed Device
        3. 9.2.4.3 Add User Record on Already Programmed Device as Part of Commissioning Step
        4. 9.2.4.4 Incrementally Program Ancillary Data to MAIN Flash Sectors of a Previously Programmed Device
        5. 9.2.4.5 Reprogramming of Only the Main Flash Application of a Previously Programmed Device
    3. 9.3 Device Management Command Interface
      1. 9.3.1 SACI Communication Protocol
        1. 9.3.1.1 Host Side Protocol
        2. 9.3.1.2 Command Format
        3. 9.3.1.3 Response Format
        4. 9.3.1.4 Response Result Field
        5. 9.3.1.5 Command Sequence Tag
        6. 9.3.1.6 Host Side Timeout
      2. 9.3.2 SACI Commands
        1. 9.3.2.1 Miscellaneous Commands
          1. 9.3.2.1.1 SACI_CMD_MISC_NO_OPERATION
          2. 9.3.2.1.2 SACI_CMD_MISC_GET_DIE_ID
          3. 9.3.2.1.3 SACI_CMD_MISC_GET_CCFG_USER_REC
          4. 9.3.2.1.4 SACI_CMD_GET_SECBOOT_HSMFW_UPDATE_STATUS
          5. 9.3.2.1.5 SACI_CMD_HSM_GET_SYS_INFO
        2. 9.3.2.2 Debug Commands
          1. 9.3.2.2.1 SACI_CMD_DEBUG_EXIT_SACI_HALT
          2. 9.3.2.2.2 SACI_CMD_DEBUG_EXIT_SACI_SHUTDOWN
          3. 9.3.2.2.3 SACI_CMD_DEBUG_REQ_KEY_ID
          4. 9.3.2.2.4 SACI_CMD_DEBUG_REQ_CHALLENGE
          5. 9.3.2.2.5 SACI_CMD_DEBUG_SUBMIT_CHALLENGE_RESP
          6. 9.3.2.2.6 SACI_CMD_DEBUG_CLOSE_SESSION
          7. 9.3.2.2.7 SACI_CMD_BLDR_APP_RESET_DEVICE
          8. 9.3.2.2.8 SACI_CMD_BLDR_APP_EXIT_SACI_RUN
        3. 9.3.2.3 Flash Programming Commands
          1. 9.3.2.3.1  SACI_CMD_FLASH_ERASE_CHIP
          2. 9.3.2.3.2  SACI_CMD_FLASH_ERASE_MAIN_APP
          3. 9.3.2.3.3  SACI_CMD_FLASH_PROG_CCFG_SECTOR
          4. 9.3.2.3.4  SACI_CMD_FLASH_PROG_CCFG_USER_REC
          5. 9.3.2.3.5  SACI_CMD_FLASH_PROG_SCFG_SECTOR
          6. 9.3.2.3.6  SACI_CMD_FLASH_PROG_MAIN_SECTOR
          7. 9.3.2.3.7  SACI_CMD_FLASH_PROG_MAIN_PIPELINED
          8. 9.3.2.3.8  SACI_CMD_FLASH_VERIFY_MAIN_SECTORS
          9. 9.3.2.3.9  SACI_CMD_FLASH_VERIFY_CCFG_SECTOR
          10. 9.3.2.3.10 SACI_CMD_FLASH_VERIFY_SCFG_SECTOR
    4. 9.4 Bootloader Support
      1. 9.4.1 Bootloader v.s Secure Boot
    5. 9.5 ROM Serial Bootloader
      1. 9.5.1 ROM Serial Bootloader Interfaces
        1. 9.5.1.1 Packet Handling
          1. 9.5.1.1.1 Packet Acknowledge and Not-Acknowledge Bytes
        2. 9.5.1.2 Transport Layer
          1. 9.5.1.2.1 UART Transport
            1. 9.5.1.2.1.1 UART Baud Rate Automatic Detection
          2. 9.5.1.2.2 SPI Transport
      2. 9.5.2 ROM Serial Bootloader Parameters
      3. 9.5.3 ROM Serial Bootloader Commands
        1. 9.5.3.1 BLDR_CMD_PING
        2. 9.5.3.2 BLDR_CMD_GET_STATUS
        3. 9.5.3.3 BLDR_CMD_GET_PART_ID
        4. 9.5.3.4 BLDR_CMD_RESET
        5. 9.5.3.5 BLDR_CMD_CHIP_ERASE
        6. 9.5.3.6 BLDR_CMD_CRC32
        7. 9.5.3.7 BLDR_CMD_DOWNLOAD
        8. 9.5.3.8 BLDR_CMD_DOWNLOAD_CRC
        9. 9.5.3.9 BLDR_CMD_SEND_DATA
      4. 9.5.4 Bootloader Firmware Update Example
  12. 10Device Configuration
    1. 10.1 Guidelines for Securely Configuring Your Device
      1. 10.1.1 Enabling and Configuring Secure Boot
      2. 10.1.2 Configure Debug Access
      3. 10.1.3 Configure Flash Protections
      4. 10.1.4 Configure Device Permissions
      5. 10.1.5 Configure HSM FW Update Keys
      6. 10.1.6 Configure emSensor
    2. 10.2 Factory Configuration (FCFG)
    3. 10.3 Customer Configuration (CCFG)
    4. 10.4 Security Configuration (SCFG)
  13. 11Secure Boot
    1. 11.1  Secure Boot
    2. 11.2  Execution Flow
    3. 11.3  ROM API
      1. 11.3.1 HAPI (Hardware API)
      2. 11.3.2 Registers
    4. 11.4  Configuration
      1. 11.4.1 Slot Configuration
      2. 11.4.2 Policy
        1. 11.4.2.1 Authentication Method
        2. 11.4.2.2 Authentication Algorithm
        3. 11.4.2.3 Update Mode
          1. 11.4.2.3.1 Overwrite
          2. 11.4.2.3.2 XIP Revert Enabled/Disabled
      3. 11.4.3 Key Update Key Hash
      4. 11.4.4 Key Ring
      5. 11.4.5 Boot Seed
    5. 11.5  Generic Image Format
    6. 11.6  Application Update
      1. 11.6.1 Image Format
    7. 11.7  Secondary Secure Bootloader Update
      1. 11.7.1 Image Format
      2. 11.7.2 Update Pattern
    8. 11.8  Key Update
      1. 11.8.1 Image Format
    9. 11.9  Antirollback
    10. 11.10 Version Log (VLOG)
      1. 11.10.1 Record structure
    11. 11.11 Fallback
    12. 11.12 ROM Panic
  14. 12General Purpose Timers (LGPT)
    1. 12.1 Overview
    2. 12.2 Block Diagram
    3. 12.3 Functional Description
      1. 12.3.1  Prescaler
      2. 12.3.2  Counter
      3. 12.3.3  Target
      4. 12.3.4  Channel Input Logic
      5. 12.3.5  Channel Output Logic
      6. 12.3.6  Channel Actions
        1. 12.3.6.1 Period and Pulse Width Measurement
        2. 12.3.6.2 Clear on Zero, Toggle on Compare Repeatedly
        3. 12.3.6.3 Set on Zero, Toggle on Compare Repeatedly
      7. 12.3.7  Channel Capture Configuration
      8. 12.3.8  Channel Filters
        1. 12.3.8.1 Setting up the Channel Filters
      9. 12.3.9  Synchronize Multiple LGPT Timers
      10. 12.3.10 Interrupts, ADC Trigger, and DMA Request
    4. 12.4 Timer Modes
      1. 12.4.1 Quadrature Decoder
      2. 12.4.2 DMA
      3. 12.4.3 IR Generation
      4. 12.4.4 Fault and Park
      5. 12.4.5 Deadband
      6. 12.4.6 Deadband, Fault, and Park
      7. 12.4.7 Example Application: Brushless DC (BLDC) Motor
    5. 12.5 LGPT0 Registers
    6. 12.6 LGPT1 Registers
    7. 12.7 LGPT2 Registers
    8. 12.8 LGPT3 Registers
  15. 13Algorithm Processing Unit (APU)
    1. 13.1 Introduction
    2. 13.2 APU Related Collateral
    3. 13.3 Functional Description
    4. 13.4 APU Operation
    5. 13.5 Interrupts and Events
    6. 13.6 Data Representation
    7. 13.7 Data Memory
    8. 13.8 Software
    9. 13.9 APU Registers
  16. 14Voltage Glitch Monitor (VGM)
    1. 14.1 Overview
    2. 14.2 Features and Operation
  17. 15System Timer (SYSTIM)
    1. 15.1 Overview
    2. 15.2 Block Diagram
    3. 15.3 Functional Description
      1. 15.3.1 Common Channel Features
        1. 15.3.1.1 Compare Mode
        2. 15.3.1.2 Capture Mode
        3. 15.3.1.3 Additional Channel Arming Methods
      2. 15.3.2 Interrupts and Events
    4. 15.4 SYSTIM Registers
  18. 16Real Time Clock (RTC)
    1. 16.1 Introduction
    2. 16.2 Block Diagram
    3. 16.3 Interrupts and Events
      1. 16.3.1 Input Event
      2. 16.3.2 Output Event
      3. 16.3.3 Arming and Disarming Channels
    4. 16.4 CAPTURE and COMPARE Configurations
      1. 16.4.1 CHANNEL 0 - COMPARE CHANNEL
      2. 16.4.2 CHANNEL 1—CAPTURE CHANNEL
    5. 16.5 RTC Registers
  19. 17Low Power Comparator (SYS0)
    1. 17.1 Introduction
    2. 17.2 Block Diagram
    3. 17.3 Functional Description
      1. 17.3.1 Input Selection
      2. 17.3.2 Voltage Divider
      3. 17.3.3 Hysteresis
      4. 17.3.4 Wake-Up
    4. 17.4 SYS0 Registers
  20. 18Battery Monitor, Temperature Sensor, and DCDC Controller (PMUD)
    1. 18.1 Introduction
    2. 18.2 Functional Description
      1. 18.2.1 BATMON
      2. 18.2.2 DCDC
    3. 18.3 PMUD Registers
  21. 19Micro Direct Memory Access (µDMA)
    1. 19.1 Introduction
    2. 19.2 Block Diagram
    3. 19.3 Functional Description
      1. 19.3.1  Channel Assignments
      2. 19.3.2  Priority
      3. 19.3.3  Arbitration Size
      4. 19.3.4  Request Types
        1. 19.3.4.1 Single Request
        2. 19.3.4.2 Burst Request
      5. 19.3.5  Channel Configuration
      6. 19.3.6  Transfer Modes
        1. 19.3.6.1 Stop Mode
        2. 19.3.6.2 Basic Mode
        3. 19.3.6.3 Auto Mode
        4. 19.3.6.4 Ping-Pong Mode
        5. 19.3.6.5 Memory Scatter-Gather Mode
        6. 19.3.6.6 Peripheral Scatter-Gather Mode
      7. 19.3.7  Transfer Size and Increments
      8. 19.3.8  Peripheral Interface
      9. 19.3.9  Software Request
      10. 19.3.10 Interrupts and Errors
      11. 19.3.11 Initialization and Configuration
        1. 19.3.11.1 Module Initialization
        2. 19.3.11.2 Configuring a Memory-to-Memory Transfer
        3. 19.3.11.3 Configure the Channel Attributes
        4. 19.3.11.4 Configure the Channel Control Structure
        5. 19.3.11.5 Start the Transfer
        6. 19.3.11.6 Software Considerations
    4. 19.4 DMA Registers
  22. 20Advanced Encryption Standard (AES)
    1. 20.1 Introduction
      1. 20.1.1 AES Performance
    2. 20.2 Functional Description
      1. 20.2.1 Reset Considerations
      2. 20.2.2 Interrupt and Event Support
        1. 20.2.2.1 Interrupt Events and Requests
        2. 20.2.2.2 Connection to Event Fabric
      3. 20.2.3 µDMA
        1. 20.2.3.1 µDMA Example
    3. 20.3 Encryption and Decryption Configuration
      1. 20.3.1  CBC-MAC (Cipher Block Chaining-Message Authentication Code)
      2. 20.3.2  CBC (Cipher Block Chaining) Encryption
      3. 20.3.3  CBC Decryption
      4. 20.3.4  CTR (Counter) Encryption/Decryption
      5. 20.3.5  ECB (Electronic Code Book) Encryption
      6. 20.3.6  ECB Decryption
      7. 20.3.7  CFB (Cipher Feedback) Encryption
      8. 20.3.8  CFB Decryption
      9. 20.3.9  OFB (Open Feedback) Encryption
      10. 20.3.10 OFB Decryption
      11. 20.3.11 PCBC (Propagating Cipher Block Chaining) Encryption
      12. 20.3.12 PCBC Decryption
      13. 20.3.13 CTR-DRBG (Counter-Deterministic Random Bit Generator)
      14. 20.3.14 CCM
    4. 20.4 AES Registers
    5. 20.5 CRYPTO Registers
  23. 21Analog to Digital Converter (ADC)
    1. 21.1 Overview
    2. 21.2 Block Diagram
    3. 21.3 Functional Description
      1. 21.3.1  ADC Core
      2. 21.3.2  Voltage Reference Options
      3. 21.3.3  Resolution Modes
      4. 21.3.4  ADC Clocking
      5. 21.3.5  Power Down Behavior
      6. 21.3.6  Sampling Trigger Sources and Sampling Modes
        1. 21.3.6.1 AUTO Sampling Mode
        2. 21.3.6.2 MANUAL Sampling Mode
      7. 21.3.7  Sampling Period
      8. 21.3.8  Conversion Modes
      9. 21.3.9  ADC Data Format
      10. 21.3.10 Status Register
      11. 21.3.11 ADC Events
        1. 21.3.11.1 CPU Interrupt Event Publisher (INT_EVENT0)
        2. 21.3.11.2 Generic Event Publisher (INT_EVENT1)
        3. 21.3.11.3 DMA Trigger Event Publisher (INT_EVENT2)
        4. 21.3.11.4 Generic Event Subscriber
    4. 21.4 Advanced Features
      1. 21.4.1 Window Comparator
      2. 21.4.2 DMA & FIFO Operation
        1. 21.4.2.1 DMA/CPU Operation in Non-FIFO Mode (FIFOEN=0)
        2. 21.4.2.2 DMA/CPU Operation in FIFO Mode (FIFOEN=1)
        3. 21.4.2.3 DMA/CPU Operation Summary Matrix
      3. 21.4.3 Ad-hoc Single Conversion
    5. 21.5 ADC Registers
  24. 22I/O Controller (IOC)
    1. 22.1  Introduction
    2. 22.2  Block Diagram
    3. 22.3  I/O Mapping and Configuration
      1. 22.3.1 Basic I/O Mapping
      2. 22.3.2 Radio GPO
      3. 22.3.3 Pin Mapping
      4. 22.3.4 DTB Muxing
    4. 22.4  Edge Detection
    5. 22.5  GPIO
    6. 22.6  I/O Pins
    7. 22.7  Unused Pins
    8. 22.8  Debug Configuration
    9. 22.9  IOC Registers
    10. 22.10 GPIO Registers
  25. 23Universal Asynchronous Receiver/Transmitter (UART-LIN)
    1. 23.1 Introduction
    2. 23.2 Block Diagram
    3. 23.3 UART Functional Description
      1. 23.3.1 Transmit and Receive Logic
      2. 23.3.2 Baud Rate Generation
      3. 23.3.3 FIFO Operation
        1. 23.3.3.1 FIFO Remapping
      4. 23.3.4 Data Transmission
      5. 23.3.5 Flow Control
      6. 23.3.6 IrDA Encoding and Decoding
      7. 23.3.7 Interrupts
      8. 23.3.8 Loopback Operation
    4. 23.4 UART-LIN Specification
      1. 23.4.1 Break transmission in UART mode
      2. 23.4.2 Break reception in UART mode
      3. 23.4.3 Break/Synch transmission in LIN mode
      4. 23.4.4 Break/Synch reception in LIN mode
      5. 23.4.5 Dormant mode operation
      6. 23.4.6 Wakeup signal generation
      7. 23.4.7 Wakeup signal detection when device is in active/idle modes
      8. 23.4.8 Wakeup signal detection when device is in standby mode
    5. 23.5 Interface to µDMA
    6. 23.6 Initialization and Configuration
    7. 23.7 UART Registers
  26. 24Serial Peripheral Interface (SPI)
    1. 24.1 Overview
      1. 24.1.1 Features
      2. 24.1.2 Block Diagram
    2. 24.2 Signal Description
    3. 24.3 Functional Description
      1. 24.3.1  Clock Control
      2. 24.3.2  FIFO Operation
        1. 24.3.2.1 Transmit FIFO
        2. 24.3.2.2 Repeated Transmit Operation
        3. 24.3.2.3 Receive FIFO
        4. 24.3.2.4 FIFO Flush
      3. 24.3.3  Interrupts
      4. 24.3.4  Data Format
      5. 24.3.5  Delayed Data Sampling
      6. 24.3.6  Chip Select Control
      7. 24.3.7  Command Data Control
      8. 24.3.8  Protocol Descriptions
        1. 24.3.8.1 Motorola SPI Frame Format
        2. 24.3.8.2 Texas Instruments Synchronous Serial Frame Format
        3. 24.3.8.3 MICROWIRE Frame Format
      9. 24.3.9  CRC Configuration
      10. 24.3.10 Auto CRC Functionality
      11. 24.3.11 Auto Header Functionality
      12. 24.3.12 SPI Status
      13. 24.3.13 Debug Halt
    4. 24.4 µDMA Operation
    5. 24.5 Initialization and Configuration
    6. 24.6 SPI Registers
  27. 25Inter-Integrated Circuit (I2C)
    1. 25.1 Introduction
    2. 25.2 Block Diagram
    3. 25.3 Functional Description
      1. 25.3.1 Functional Overview
        1. 25.3.1.1 Start and Stop Conditions
        2. 25.3.1.2 Data Format with 7-Bit Address
        3. 25.3.1.3 Data Validity
        4. 25.3.1.4 Acknowledge
        5. 25.3.1.5 Arbitration
      2. 25.3.2 Available Speed Modes
      3. 25.3.3 Interrupts
        1. 25.3.3.1 I2C Controller Interrupts
        2. 25.3.3.2 I2C Target Interrupts
      4. 25.3.4 Loopback Operation
      5. 25.3.5 Command Sequence Flowcharts
        1. 25.3.5.1 I2C Controller Command Sequences
        2. 25.3.5.2 I2C Target Command Sequences
    4. 25.4 Initialization and Configuration
    5. 25.5 I2C Registers
  28. 26Inter-IC Sound (I2S)
    1. 26.1  Introduction
    2. 26.2  Block Diagram
    3. 26.3  Clock Architecture
    4. 26.4  Signal Descriptions
    5. 26.5  Functional Description
      1. 26.5.1 Pin Configuration
      2. 26.5.2 Serial Format Configuration
      3. 26.5.3 I2S Format Schematic
        1. 26.5.3.1 Register Configuration
      4. 26.5.4 Left-Justified (LJF)
        1. 26.5.4.1 Register Configuration
      5. 26.5.5 Right-Justified (RJF)
        1. 26.5.5.1 Register Configuration
      6. 26.5.6 DSP
        1. 26.5.6.1 Register Configuration
      7. 26.5.7 Clock Configuration
    6. 26.6  Memory Interface
      1. 26.6.1 Sample Word Length
      2. 26.6.2 Padding Mechanism
      3. 26.6.3 Channel Mapping
      4. 26.6.4 Sample Storage in Memory
      5. 26.6.5 DMA Operation
        1. 26.6.5.1 Start-Up
        2. 26.6.5.2 Operation
        3. 26.6.5.3 Shutdown
    7. 26.7  Samplestamp Generator
      1. 26.7.1 Samplestamp Counters
      2. 26.7.2 Start-Up Triggers
      3. 26.7.3 Samplestamp Capture
      4. 26.7.4 Achieving Constant Audio Latency
    8. 26.8  Error Detection
    9. 26.9  Usage
      1. 26.9.1 Start-Up Sequence
      2. 26.9.2 Shutdown Sequence
    10. 26.10 I2S Configuration Guideline
    11. 26.11 I2S Registers
  29. 27CAN-FD
    1. 27.1 Introduction
    2. 27.2 Functions
    3. 27.3 MCAN Subsystem
    4. 27.4 MCAN Functional Description
      1. 27.4.1 Operating Modes
        1. 27.4.1.1 Software Initialization
        2. 27.4.1.2 Normal Operation
        3. 27.4.1.3 CAN FD Operation
        4. 27.4.1.4 Transmitter Delay Compensation
          1. 27.4.1.4.1 Description
          2. 27.4.1.4.2 Transmitter Delay Compensation Measurement
        5. 27.4.1.5 Restricted Operation Mode
        6. 27.4.1.6 Bus Monitoring Mode
        7. 27.4.1.7 Disabled Automatic Retransmission
          1. 27.4.1.7.1 Frame Transmission in DAR Mode
        8. 27.4.1.8 Power Down (Sleep Mode)
          1. 27.4.1.8.1 MCAN Clock Stop and Wake Operations
          2. 27.4.1.8.2 MCAN Debug Suspend Operation
        9. 27.4.1.9 Test Modes
          1. 27.4.1.9.1 External Loop Back Mode
          2. 27.4.1.9.2 Internal Loop Back Mode
      2. 27.4.2 Timestamp Generation
        1. 27.4.2.1 External Timestamp Counter
        2. 27.4.2.2 Block Diagram
      3. 27.4.3 Timeout Counter
      4. 27.4.4 Rx Handling
        1. 27.4.4.1 Acceptance Filtering
          1. 27.4.4.1.1 Range Filter
          2. 27.4.4.1.2 Filter for specific IDs
          3. 27.4.4.1.3 Classic Bit Mask Filter
          4. 27.4.4.1.4 Standard Message ID Filtering
          5. 27.4.4.1.5 Extended Message ID Filtering
        2. 27.4.4.2 Rx FIFOs
          1. 27.4.4.2.1 Rx FIFO Blocking Mode
          2. 27.4.4.2.2 Rx FIFO Overwrite Mode
        3. 27.4.4.3 Dedicated Rx Buffers
          1. 27.4.4.3.1 Rx Buffer Handling
        4. 27.4.4.4 Debug on CAN Support
          1. 27.4.4.4.1 Filtering for Debug Messages
          2. 27.4.4.4.2 Debug Message Handling
      5. 27.4.5 Tx Handling
        1. 27.4.5.1 Transmit Pause
        2. 27.4.5.2 Dedicated Tx Buffers
        3. 27.4.5.3 Tx FIFO
        4. 27.4.5.4 Tx Queue
        5. 27.4.5.5 Mixed Dedicated Tx Buffers / Tx FIFO
        6. 27.4.5.6 Mixed Dedicated Tx Buffers / Tx Queue
        7. 27.4.5.7 Transmit Cancellation
        8. 27.4.5.8 Tx Event Handling
      6. 27.4.6 FIFO Acknowledge Handling
      7. 27.4.7 MCAN Message RAM
        1. 27.4.7.1 Message RAM Configuration
        2. 27.4.7.2 Rx Buffer and FIFO Element
        3. 27.4.7.3 Tx Buffer Element
        4. 27.4.7.4 Tx Event FIFO Element
        5. 27.4.7.5 Standard Message ID Filter Element
        6. 27.4.7.6 Extended Message ID Filter Element
      8. 27.4.8 Interrupt Requests
    5. 27.5 CC27xx MCAN Wrapper
    6. 27.6 MCAN Clock Enable
    7. 27.7 Additional Notes
    8. 27.8 CANFD Registers
  30. 28Radio
    1. 28.1  Introduction
    2. 28.2  Block Diagram
    3. 28.3  Overview
      1. 28.3.1 Radio Sub-Domains
      2. 28.3.2 Radio RAMs
      3. 28.3.3 Doorbell (DBELL)
        1. 28.3.3.1 Interrupts
        2. 28.3.3.2 GPIO Control
        3. 28.3.3.3 SYSTIM Interface
    4. 28.4  Radio Usage Model
      1. 28.4.1 CRC and Whitening
    5. 28.5  LRFDDBELL Registers
    6. 28.6  LRFDMDM32 Registers
    7. 28.7  LRFDPBE Registers
    8. 28.8  LRFDPBE32 Registers
    9. 28.9  LRFDRFE Registers
    10. 28.10 LRFDRFE32 Registers
    11. 28.11 LRFDRXF Registers
    12. 28.12 LRFDS2R Registers
    13. 28.13 LRFDTRC Registers
    14. 28.14 LRFDTXF Registers
  31. 29Revision History

LRFDMDM32 Registers

Table 28-26 lists the memory-mapped registers for the LRFDMDM32 registers. All register offset addresses not listed in Table 28-26 should be considered as reserved locations and the register contents should not be modified.

Table 28-26 LRFDMDM32 Registers
OffsetAcronymRegister NameSection
0hFWSRC_ENABLEInternal. Only to be used through TI provided API.Section 28.6.1
4hINITInternal. Only to be used through TI provided API.Section 28.6.2
8hDEMENABLE1_DEMENABLE0Internal. Only to be used through TI provided API.Section 28.6.3
ChDEMINIT1_DEMINIT0Internal. Only to be used through TI provided API.Section 28.6.4
10hSTRB1_STRB0Internal. Only to be used through TI provided API.Section 28.6.5
14hEVT1_EVT0Internal. Only to be used through TI provided API.Section 28.6.6
18hEVT2Internal. Only to be used through TI provided API.Section 28.6.7
1ChEVTMSK1_EVTMSK0Internal. Only to be used through TI provided API.Section 28.6.8
20hEVTMSK2Internal. Only to be used through TI provided API.Section 28.6.9
24hEVTCLR1_EVTCLR0Internal. Only to be used through TI provided API.Section 28.6.10
28hEVTCLR2Internal. Only to be used through TI provided API.Section 28.6.11
2ChAPI_PDREQInternal. Only to be used through TI provided API.Section 28.6.12
30hCMDPAR1_CMDPAR0Internal. Only to be used through TI provided API.Section 28.6.13
34hMSGBOX_CMDPAR2Internal. Only to be used through TI provided API.Section 28.6.14
38hFIFOWR_FREQInternal. Only to be used through TI provided API.Section 28.6.15
3ChFIFORDInternal. Only to be used through TI provided API.Section 28.6.16
40hFIFORDCTRL_FIFOWRCTRLInternal. Only to be used through TI provided API.Section 28.6.17
44hFIFOSTA_PBEDATOUT1Internal. Only to be used through TI provided API.Section 28.6.18
48hRFEDATIN0_RFEDATOUT0Internal. Only to be used through TI provided API.Section 28.6.19
4ChRFECMDIN_RFECMDOUTInternal. Only to be used through TI provided API.Section 28.6.20
50hPBEDATIN0_PBEDATOUT0Internal. Only to be used through TI provided API.Section 28.6.21
54hPBECMDIN_PBECMDOUTInternal. Only to be used through TI provided API.Section 28.6.22
58hPBEEVTMUX_LQIESTInternal. Only to be used through TI provided API.Section 28.6.23
5ChSYSTIMEVTMUX1_SYSTIMEVTMUX0Internal. Only to be used through TI provided API.Section 28.6.24
60hMODPRECTRL_ADCDIGCONFInternal. Only to be used through TI provided API.Section 28.6.25
64hMODSYMMAP1_MODSYMMAP0Internal. Only to be used through TI provided API.Section 28.6.26
68hBAUD_MODSOFTTXInternal. Only to be used through TI provided API.Section 28.6.27
6ChMODMAIN_BAUDPREInternal. Only to be used through TI provided API.Section 28.6.28
70hDEMMISC1_DEMMISC0Internal. Only to be used through TI provided API.Section 28.6.29
74hDEMMISC3_DEMMISC2Internal. Only to be used through TI provided API.Section 28.6.30
78hDEMDSBU_DEMIQMC0Internal. Only to be used through TI provided API.Section 28.6.31
7ChDEMCODC0_DEMDSBU2Internal. Only to be used through TI provided API.Section 28.6.32
80hDEMFEXB0_DEMFIDC0Internal. Only to be used through TI provided API.Section 28.6.33
84hDEMMAFI0_DEMFIFE0Internal. Only to be used through TI provided API.Section 28.6.34
88hDEMMAFI2_DEMMAFI1Internal. Only to be used through TI provided API.Section 28.6.35
8ChDEMC1BE1_DEMC1BE0Internal. Only to be used through TI provided API.Section 28.6.36
90hSPARE0_DEMC1BE2Internal. Only to be used through TI provided API.Section 28.6.37
94hSPARE2_SPARE1Internal. Only to be used through TI provided API.Section 28.6.38
98hDEMSWQU0_SPARE3Internal. Only to be used through TI provided API.Section 28.6.39
9ChDEMC1BEREF1_DEMC1BEREF0Internal. Only to be used through TI provided API.Section 28.6.40
A0hDEMC1BEREF3_DEMC1BEREF2Internal. Only to be used through TI provided API.Section 28.6.41
A4hMODPREAMBLE_MODCTRLInternal. Only to be used through TI provided API.Section 28.6.42
A8hDEMFRAC1_DEMFRAC0Internal. Only to be used through TI provided API.Section 28.6.43
AChDEMFRAC3_DEMFRAC2Internal. Only to be used through TI provided API.Section 28.6.44
B0hDEMCODC2_DEMCODC1Internal. Only to be used through TI provided API.Section 28.6.45
B4hDEMFIDC2_DEMFIDC1Internal. Only to be used through TI provided API.Section 28.6.46
B8hDEMMAFC0_DEMFIFE1Internal. Only to be used through TI provided API.Section 28.6.47
BChDEMSWIMBAL_DEMMAFI4Internal. Only to be used through TI provided API.Section 28.6.48
C0hDEMDEBUG_DEMSOFTPDIFFInternal. Only to be used through TI provided API.Section 28.6.49
C4hVITCOMPUTE_VITCTRLInternal. Only to be used through TI provided API.Section 28.6.50
C8hVITSTATE_VITAPMRDBACKInternal. Only to be used through TI provided API.Section 28.6.51
CChVITBRMETRIC32_VITBRMETRIC10Internal. Only to be used through TI provided API.Section 28.6.52
D0hVITBRMETRIC76_VITBRMETRIC54Internal. Only to be used through TI provided API.Section 28.6.53
D4hDEMD2XB0_DEMDSXB0Internal. Only to be used through TI provided API.Section 28.6.54
F0hTIMCTLInternal. Only to be used through TI provided API.Section 28.6.55
F4hTIMPER_TIMINCInternal. Only to be used through TI provided API.Section 28.6.56
F8hTIMCAPT_TIMCNTInternal. Only to be used through TI provided API.Section 28.6.57
FChCOUNT1IN_TIMEBASEInternal. Only to be used through TI provided API.Section 28.6.58
100hCOUNT1RESInternal. Only to be used through TI provided API.Section 28.6.59
104hBRMACC2_BRMACC1Internal. Only to be used through TI provided API.Section 28.6.60
108hMCETRCSTAT_MCETRCCTRLInternal. Only to be used through TI provided API.Section 28.6.61
10ChMCETRCPAR0_MCETRCCMDInternal. Only to be used through TI provided API.Section 28.6.62
110hRDCAPT0_MCETRCPAR1Internal. Only to be used through TI provided API.Section 28.6.63
114hFECAPT0_RDCAPT1Internal. Only to be used through TI provided API.Section 28.6.64
118hDSCAPT0_FECAPT1Internal. Only to be used through TI provided API.Section 28.6.65
11ChDSCAPT2_DSCAPT1Internal. Only to be used through TI provided API.Section 28.6.66
120hDEMSWQU1_DSCAPT3Internal. Only to be used through TI provided API.Section 28.6.67
124hGPOCTRL1_GPOCTRL0Internal. Only to be used through TI provided API.Section 28.6.68
128hRFEMAXRSSI_RFERSSIInternal. Only to be used through TI provided API.Section 28.6.69
12ChSYNC0_RFEDBGAINInternal. Only to be used through TI provided API.Section 28.6.70
130hSYNC2_SYNC1Internal. Only to be used through TI provided API.Section 28.6.71
134hSYNC3Internal. Only to be used through TI provided API.Section 28.6.72
138hDEMHDIS0Internal. Only to be used through TI provided API.Section 28.6.73
13ChDEMCOHR1_DEMCOHR0Internal. Only to be used through TI provided API.Section 28.6.74
140hDEMCOHR3_DEMCOHR2Internal. Only to be used through TI provided API.Section 28.6.75
144hDEMCOHR5_DEMCOHR4Internal. Only to be used through TI provided API.Section 28.6.76
148hDEMCOHR7_DEMCOHR6Internal. Only to be used through TI provided API.Section 28.6.77
14ChDEMCOHR9_DEMCOHR8Internal. Only to be used through TI provided API.Section 28.6.78
150hBAUDCOMPInternal. Only to be used through TI provided API.Section 28.6.79
158hDEMFB2P0_DEMCMIX2Internal. Only to be used through TI provided API.Section 28.6.80
15ChDEMFB2P2_DEMFB2P1Internal. Only to be used through TI provided API.Section 28.6.81
160hDEMDSBU0Internal. Only to be used through TI provided API.Section 28.6.82
164hDEMDSBU3_DEMDSBU1Internal. Only to be used through TI provided API.Section 28.6.83
168hDEMPHAC1_DEMPHAC0Internal. Only to be used through TI provided API.Section 28.6.84
16ChDEMPHAC3_DEMPHAC2Internal. Only to be used through TI provided API.Section 28.6.85
170hDEMPHAC5_DEMPHAC4Internal. Only to be used through TI provided API.Section 28.6.86
174hDEMPHAC7_DEMPHAC6Internal. Only to be used through TI provided API.Section 28.6.87
178hDEMPHAC9_DEMPHAC8Internal. Only to be used through TI provided API.Section 28.6.88
17ChDEMC1BEREF5_DEMC1BEREF4Internal. Only to be used through TI provided API.Section 28.6.89
180hDEMC1BEREF7_DEMC1BEREF6Internal. Only to be used through TI provided API.Section 28.6.90
184hDEMC1BE4_DEMC1BE3Internal. Only to be used through TI provided API.Section 28.6.91
188hDEMC1BE6_DEMC1BE5Internal. Only to be used through TI provided API.Section 28.6.92
18ChDEMC1BE8_DEMC1BE7Internal. Only to be used through TI provided API.Section 28.6.93
190hDEMC1BE10_DEMC1BE9Internal. Only to be used through TI provided API.Section 28.6.94
194hDEMC1BE12_DEMC1BE11Internal. Only to be used through TI provided API.Section 28.6.95
198hDEMC1BE14_DEMC1BE13Internal. Only to be used through TI provided API.Section 28.6.96
19ChDEMC1BE15Internal. Only to be used through TI provided API.Section 28.6.97
1A4hDEMC1BE20Internal. Only to be used through TI provided API.Section 28.6.98
1A8hSTRB2Internal. Only to be used through TI provided API.Section 28.6.99
1AChEVTMSK3_EVT3Internal. Only to be used through TI provided API.Section 28.6.100
1B0hEVTCLR3Internal. Only to be used through TI provided API.Section 28.6.101

Complex bit access types are encoded to fit into small table cells. Table 28-27 shows the codes that are used for access types in this section.

Table 28-27 LRFDMDM32 Access Type Codes
Access TypeCodeDescription
Read Type
RRRead
Write Type
WWWrite
Reset or Default Value
-nValue after reset or the default value

28.6.1 FWSRC_ENABLE Register (Offset = 0h) [Reset = 00000000h]

FWSRC_ENABLE is shown in Table 28-28.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-28 FWSRC_ENABLE Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR0hReserved
18DATARAMR/W0hInternal. Only to be used through TI provided API.
17FWRAMR/W0hInternal. Only to be used through TI provided API.
16BANKR/W0hInternal. Only to be used through TI provided API.
15-6RESERVEDR0hReserved
5ADCDIGR/W0hInternal. Only to be used through TI provided API.
4DEMODULATORR/W0hInternal. Only to be used through TI provided API.
3MODULATORR/W0hInternal. Only to be used through TI provided API.
2TIMEBASER/W0hInternal. Only to be used through TI provided API.
1TXRXFIFOR/W0hInternal. Only to be used through TI provided API.
0TOPSMR/W0hInternal. Only to be used through TI provided API.

28.6.2 INIT Register (Offset = 4h) [Reset = 00000000h]

INIT is shown in Table 28-29.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-29 INIT Register Field Descriptions
BitFieldTypeResetDescription
31-6RESERVEDR0hReserved
5ADCDIGW0hInternal. Only to be used through TI provided API.
4DEMODULATORW0hInternal. Only to be used through TI provided API.
3MODULATORW0hInternal. Only to be used through TI provided API.
2TIMEBASEW0hInternal. Only to be used through TI provided API.
1TXRXFIFOW0hInternal. Only to be used through TI provided API.
0TOPSMW0hInternal. Only to be used through TI provided API.

28.6.3 DEMENABLE1_DEMENABLE0 Register (Offset = 8h) [Reset = 00000000h]

DEMENABLE1_DEMENABLE0 is shown in Table 28-30.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-30 DEMENABLE1_DEMENABLE0 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR0hReserved
29VITER/W0hInternal. Only to be used through TI provided API.
28MLSER/W0hInternal. Only to be used through TI provided API.
27SOFDR/W0hInternal. Only to be used through TI provided API.
26SWQUR/W0hInternal. Only to be used through TI provided API.
25MAFCR/W0hInternal. Only to be used through TI provided API.
24MAFIR/W0hInternal. Only to be used through TI provided API.
23FIFER/W0hInternal. Only to be used through TI provided API.
22PDIFR/W0hInternal. Only to be used through TI provided API.
21CA2PR/W0hInternal. Only to be used through TI provided API.
20C1BER/W0hInternal. Only to be used through TI provided API.
19LQIER/W0hInternal. Only to be used through TI provided API.
18F4BAR/W0hInternal. Only to be used through TI provided API.
17STIMR/W0hInternal. Only to be used through TI provided API.
16DSBUR/W0hInternal. Only to be used through TI provided API.
15RESERVEDR0hReserved
14PHASECORRR/W0hInternal. Only to be used through TI provided API.
13COHRR/W0hInternal. Only to be used through TI provided API.
12SINFR/W0hInternal. Only to be used through TI provided API.
11PDIF2R/W0hInternal. Only to be used through TI provided API.
10HILBDISCR/W0hInternal. Only to be used through TI provided API.
9FB2PLLR/W0hInternal. Only to be used through TI provided API.
8FRACR/W0hInternal. Only to be used through TI provided API.
7FIDCR/W0hInternal. Only to be used through TI provided API.
6CHFIR/W0hInternal. Only to be used through TI provided API.
5BDECR/W0hInternal. Only to be used through TI provided API.
4IQMCR/W0hInternal. Only to be used through TI provided API.
3MGE1R/W0hInternal. Only to be used through TI provided API.
2MGE0R/W0hInternal. Only to be used through TI provided API.
1CODCR/W0hInternal. Only to be used through TI provided API.
0CMIXR/W0hInternal. Only to be used through TI provided API.

28.6.4 DEMINIT1_DEMINIT0 Register (Offset = Ch) [Reset = 00000000h]

DEMINIT1_DEMINIT0 is shown in Table 28-31.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-31 DEMINIT1_DEMINIT0 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR0hReserved
29VITEW0hInternal. Only to be used through TI provided API.
28MLSEW0hInternal. Only to be used through TI provided API.
27SOFDW0hInternal. Only to be used through TI provided API.
26SWQUW0hInternal. Only to be used through TI provided API.
25MAFCW0hInternal. Only to be used through TI provided API.
24MAFIW0hInternal. Only to be used through TI provided API.
23FIFEW0hInternal. Only to be used through TI provided API.
22PDIFW0hInternal. Only to be used through TI provided API.
21CA2PW0hInternal. Only to be used through TI provided API.
20C1BEW0hInternal. Only to be used through TI provided API.
19LQIEW0hInternal. Only to be used through TI provided API.
18F4BAW0hInternal. Only to be used through TI provided API.
17STIMW0hInternal. Only to be used through TI provided API.
16DSBUW0hInternal. Only to be used through TI provided API.
15RESERVEDR0hReserved
14PHASECORRW0hInternal. Only to be used through TI provided API.
13COHRW0hInternal. Only to be used through TI provided API.
12SINFW0hInternal. Only to be used through TI provided API.
11PDIF2W0hInternal. Only to be used through TI provided API.
10HILBDISCW0hInternal. Only to be used through TI provided API.
9FB2PLLW0hInternal. Only to be used through TI provided API.
8FRACW0hInternal. Only to be used through TI provided API.
7FIDCW0hInternal. Only to be used through TI provided API.
6CHFIW0hInternal. Only to be used through TI provided API.
5BDECW0hInternal. Only to be used through TI provided API.
4IQMCW0hInternal. Only to be used through TI provided API.
3MGE1W0hInternal. Only to be used through TI provided API.
2MGE0W0hInternal. Only to be used through TI provided API.
1CODCW0hInternal. Only to be used through TI provided API.
0CMIXW0hInternal. Only to be used through TI provided API.

28.6.5 STRB1_STRB0 Register (Offset = 10h) [Reset = 00000000h]

STRB1_STRB0 is shown in Table 28-32.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-32 STRB1_STRB0 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR0hReserved
29S2RTRGW0hInternal. Only to be used through TI provided API.
28DMATRGW0hInternal. Only to be used through TI provided API.
27SYSTCAPT2W0hInternal. Only to be used through TI provided API.
26SYSTCAPT1W0hInternal. Only to be used through TI provided API.
25SYSTCAPT0W0hInternal. Only to be used through TI provided API.
24C1BEPEAKABW0hInternal. Only to be used through TI provided API.
23C1BEPEAKCW0hInternal. Only to be used through TI provided API.
22C1BEPEAKBW0hInternal. Only to be used through TI provided API.
21C1BEPEAKAW0hInternal. Only to be used through TI provided API.
20C1BEADVANCEW0hInternal. Only to be used through TI provided API.
19C1BESTALLW0hInternal. Only to be used through TI provided API.
18-17C1BEROTW0hInternal. Only to be used through TI provided API.
16C1BECOPYW0hInternal. Only to be used through TI provided API.
15COHRIEEEW0hInternal. Only to be used through TI provided API.
14COHRFOFFW0hInternal. Only to be used through TI provided API.
13COHRSINGLEW0hInternal. Only to be used through TI provided API.
12RESERVEDR0hReserved
11TIMBADVANCEW0hInternal. Only to be used through TI provided API.
10TIMBSTALLW0hInternal. Only to be used through TI provided API.
9EVT5W0hInternal. Only to be used through TI provided API.
8EVT4W0hInternal. Only to be used through TI provided API.
7MLSETERMW0hInternal. Only to be used through TI provided API.
6EVT3W0hInternal. Only to be used through TI provided API.
5EVT2W0hInternal. Only to be used through TI provided API.
4EVT1W0hInternal. Only to be used through TI provided API.
3EVT0W0hInternal. Only to be used through TI provided API.
2TIMBALIGNW0hInternal. Only to be used through TI provided API.
1DSBURSTW0hInternal. Only to be used through TI provided API.
0CMDDONEW0hInternal. Only to be used through TI provided API.

28.6.6 EVT1_EVT0 Register (Offset = 14h) [Reset = 00000000h]

EVT1_EVT0 is shown in Table 28-33.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-33 EVT1_EVT0 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR0hReserved
27COHRFSMR0hInternal. Only to be used through TI provided API.
26COHRBUFR0hInternal. Only to be used through TI provided API.
25COHRUPDR0hInternal. Only to be used through TI provided API.
24REFCLKR0hInternal. Only to be used through TI provided API.
23S2RSTOPR0hInternal. Only to be used through TI provided API.
22SWQUFALSESYNCR0hInternal. Only to be used through TI provided API.
21SWQUSYNCEDR0hInternal. Only to be used through TI provided API.
20CLKENBAUDFR0hInternal. Only to be used through TI provided API.
19FIFORVALIDR0hInternal. Only to be used through TI provided API.
18FIFOWREADYR0hInternal. Only to be used through TI provided API.
17CLKENBAUDR0hInternal. Only to be used through TI provided API.
16PREAMBLEDONER0hInternal. Only to be used through TI provided API.
15PBEDATR0hInternal. Only to be used through TI provided API.
14PBECMDR0hInternal. Only to be used through TI provided API.
13RFEDATR0hInternal. Only to be used through TI provided API.
12BDECR0hInternal. Only to be used through TI provided API.
11FRACR0hInternal. Only to be used through TI provided API.
10SYSTIMEVT2R0hInternal. Only to be used through TI provided API.
9SYSTIMEVT1R0hInternal. Only to be used through TI provided API.
8SYSTIMEVT0R0hInternal. Only to be used through TI provided API.
7FIFOWRR0hInternal. Only to be used through TI provided API.
6COUNTERR0hInternal. Only to be used through TI provided API.
5RFECMDR0hInternal. Only to be used through TI provided API.
4FIFOOVFLR0hInternal. Only to be used through TI provided API.
3FIFOUNFLR0hInternal. Only to be used through TI provided API.
2CLKEN4BAUDR0hInternal. Only to be used through TI provided API.
1TIMERR0hInternal. Only to be used through TI provided API.
0MDMAPIR0hInternal. Only to be used through TI provided API.

28.6.7 EVT2 Register (Offset = 18h) [Reset = 00000000h]

EVT2 is shown in Table 28-34.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-34 EVT2 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15GPI1R0hInternal. Only to be used through TI provided API.
14GPI0R0hInternal. Only to be used through TI provided API.
13RESERVEDR0hReserved
12FIDCESTRDYR0hInternal. Only to be used through TI provided API.
11C1BECMBANYR0hInternal. Only to be used through TI provided API.
10C1BECMBNEGR0hInternal. Only to be used through TI provided API.
9C1BECMBPOSR0hInternal. Only to be used through TI provided API.
8C1BECANYR0hInternal. Only to be used through TI provided API.
7C1BECNEGR0hInternal. Only to be used through TI provided API.
6C1BECPOSR0hInternal. Only to be used through TI provided API.
5C1BEBANYR0hInternal. Only to be used through TI provided API.
4C1BEBNEGR0hInternal. Only to be used through TI provided API.
3C1BEBPOSR0hInternal. Only to be used through TI provided API.
2C1BEAANYR0hInternal. Only to be used through TI provided API.
1C1BEANEGR0hInternal. Only to be used through TI provided API.
0C1BEAPOSR0hInternal. Only to be used through TI provided API.

28.6.8 EVTMSK1_EVTMSK0 Register (Offset = 1Ch) [Reset = 00000000h]

EVTMSK1_EVTMSK0 is shown in Table 28-35.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-35 EVTMSK1_EVTMSK0 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR0hReserved
27COHRFSMR/W0hInternal. Only to be used through TI provided API.
26COHRBUFR/W0hInternal. Only to be used through TI provided API.
25COHRUPDR/W0hInternal. Only to be used through TI provided API.
24REFCLKR/W0hInternal. Only to be used through TI provided API.
23S2RSTOPR/W0hInternal. Only to be used through TI provided API.
22SWQUFALSESYNCR/W0hInternal. Only to be used through TI provided API.
21SWQUSYNCEDR/W0hInternal. Only to be used through TI provided API.
20CLKENBAUDFR/W0hInternal. Only to be used through TI provided API.
19FIFORVALIDR/W0hInternal. Only to be used through TI provided API.
18FIFOWREADYR/W0hInternal. Only to be used through TI provided API.
17CLKENBAUDR/W0hInternal. Only to be used through TI provided API.
16PREAMBLEDONER/W0hInternal. Only to be used through TI provided API.
15PBEDATR/W0hInternal. Only to be used through TI provided API.
14PBECMDR/W0hInternal. Only to be used through TI provided API.
13RFEDATR/W0hInternal. Only to be used through TI provided API.
12BDECR/W0hInternal. Only to be used through TI provided API.
11FRACR/W0hInternal. Only to be used through TI provided API.
10SYSTIMEVT2R/W0hInternal. Only to be used through TI provided API.
9SYSTIMEVT1R/W0hInternal. Only to be used through TI provided API.
8SYSTIMEVT0R/W0hInternal. Only to be used through TI provided API.
7FIFOWRR/W0hInternal. Only to be used through TI provided API.
6COUNTERR/W0hInternal. Only to be used through TI provided API.
5RFECMDR/W0hInternal. Only to be used through TI provided API.
4FIFOOVFLR/W0hInternal. Only to be used through TI provided API.
3FIFOUNFLR/W0hInternal. Only to be used through TI provided API.
2CLKEN4BAUDR/W0hInternal. Only to be used through TI provided API.
1TIMERR/W0hInternal. Only to be used through TI provided API.
0MDMAPIR/W0hInternal. Only to be used through TI provided API.

28.6.9 EVTMSK2 Register (Offset = 20h) [Reset = 00000000h]

EVTMSK2 is shown in Table 28-36.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-36 EVTMSK2 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15GPI1R/W0hInternal. Only to be used through TI provided API.
14GPI0R/W0hInternal. Only to be used through TI provided API.
13RESERVEDR0hReserved
12FIDCESTRDYR/W0hInternal. Only to be used through TI provided API.
11C1BECMBANYR/W0hInternal. Only to be used through TI provided API.
10C1BECMBNEGR/W0hInternal. Only to be used through TI provided API.
9C1BECMBPOSR/W0hInternal. Only to be used through TI provided API.
8C1BECANYR/W0hInternal. Only to be used through TI provided API.
7C1BECNEGR/W0hInternal. Only to be used through TI provided API.
6C1BECPOSR/W0hInternal. Only to be used through TI provided API.
5C1BEBANYR/W0hInternal. Only to be used through TI provided API.
4C1BEBNEGR/W0hInternal. Only to be used through TI provided API.
3C1BEBPOSR/W0hInternal. Only to be used through TI provided API.
2C1BEAANYR/W0hInternal. Only to be used through TI provided API.
1C1BEANEGR/W0hInternal. Only to be used through TI provided API.
0C1BEAPOSR/W0hInternal. Only to be used through TI provided API.

28.6.10 EVTCLR1_EVTCLR0 Register (Offset = 24h) [Reset = 00000000h]

EVTCLR1_EVTCLR0 is shown in Table 28-37.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-37 EVTCLR1_EVTCLR0 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR0hReserved
27COHRFSMW0hInternal. Only to be used through TI provided API.
26COHRBUFW0hInternal. Only to be used through TI provided API.
25COHRUPDW0hInternal. Only to be used through TI provided API.
24REFCLKW0hInternal. Only to be used through TI provided API.
23S2RSTOPW0hInternal. Only to be used through TI provided API.
22SWQUFALSESYNCW0hInternal. Only to be used through TI provided API.
21SWQUSYNCEDW0hInternal. Only to be used through TI provided API.
20CLKENBAUDFW0hInternal. Only to be used through TI provided API.
19FIFORVALIDW0hInternal. Only to be used through TI provided API.
18FIFOWREADYW0hInternal. Only to be used through TI provided API.
17CLKENBAUDW0hInternal. Only to be used through TI provided API.
16PREAMBLEDONEW0hInternal. Only to be used through TI provided API.
15PBEDATW0hInternal. Only to be used through TI provided API.
14PBECMDW0hInternal. Only to be used through TI provided API.
13RFEDATW0hInternal. Only to be used through TI provided API.
12BDECW0hInternal. Only to be used through TI provided API.
11FRACW0hInternal. Only to be used through TI provided API.
10SYSTIMEVT2W0hInternal. Only to be used through TI provided API.
9SYSTIMEVT1W0hInternal. Only to be used through TI provided API.
8SYSTIMEVT0W0hInternal. Only to be used through TI provided API.
7FIFOWRW0hInternal. Only to be used through TI provided API.
6COUNTERW0hInternal. Only to be used through TI provided API.
5RFECMDW0hInternal. Only to be used through TI provided API.
4FIFOOVFLW0hInternal. Only to be used through TI provided API.
3FIFOUNFLW0hInternal. Only to be used through TI provided API.
2CLKEN4BAUDW0hInternal. Only to be used through TI provided API.
1TIMERW0hInternal. Only to be used through TI provided API.
0MDMAPIW0hInternal. Only to be used through TI provided API.

28.6.11 EVTCLR2 Register (Offset = 28h) [Reset = 00000000h]

EVTCLR2 is shown in Table 28-38.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-38 EVTCLR2 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15GPI1W0hInternal. Only to be used through TI provided API.
14GPI0W0hInternal. Only to be used through TI provided API.
13RESERVEDR0hReserved
12FIDCESTRDYW0hInternal. Only to be used through TI provided API.
11C1BECMBANYW0hInternal. Only to be used through TI provided API.
10C1BECMBNEGW0hInternal. Only to be used through TI provided API.
9C1BECMBPOSW0hInternal. Only to be used through TI provided API.
8C1BECANYW0hInternal. Only to be used through TI provided API.
7C1BECNEGW0hInternal. Only to be used through TI provided API.
6C1BECPOSW0hInternal. Only to be used through TI provided API.
5C1BEBANYW0hInternal. Only to be used through TI provided API.
4C1BEBNEGW0hInternal. Only to be used through TI provided API.
3C1BEBPOSW0hInternal. Only to be used through TI provided API.
2C1BEAANYW0hInternal. Only to be used through TI provided API.
1C1BEANEGW0hInternal. Only to be used through TI provided API.
0C1BEAPOSW0hInternal. Only to be used through TI provided API.

28.6.12 API_PDREQ Register (Offset = 2Ch) [Reset = 00000000h]

API_PDREQ is shown in Table 28-39.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-39 API_PDREQ Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-20PROTOCOLIDR0hInternal. Only to be used through TI provided API.
19-16MDMCMDR0hInternal. Only to be used through TI provided API.
15-1RESERVEDR0hReserved
0TOPSMPDREQR/W0hInternal. Only to be used through TI provided API.

28.6.13 CMDPAR1_CMDPAR0 Register (Offset = 30h) [Reset = 00000000h]

CMDPAR1_CMDPAR0 is shown in Table 28-40.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-40 CMDPAR1_CMDPAR0 Register Field Descriptions
BitFieldTypeResetDescription
31-16CMDPAR1_VALR0hInternal. Only to be used through TI provided API.
15-0CMDPAR0_VALR0hInternal. Only to be used through TI provided API.

28.6.14 MSGBOX_CMDPAR2 Register (Offset = 34h) [Reset = 00000000h]

MSGBOX_CMDPAR2 is shown in Table 28-41.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-41 MSGBOX_CMDPAR2 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16MSGBOX_VALR/W0hInternal. Only to be used through TI provided API.
15-0CMDPAR2_VALR0hInternal. Only to be used through TI provided API.

28.6.15 FIFOWR_FREQ Register (Offset = 38h) [Reset = 00000000h]

FIFOWR_FREQ is shown in Table 28-42.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-42 FIFOWR_FREQ Register Field Descriptions
BitFieldTypeResetDescription
31-16PAYLOADINR/W0hInternal. Only to be used through TI provided API.
15-0OFFSETR/W0hInternal. Only to be used through TI provided API.

28.6.16 FIFORD Register (Offset = 3Ch) [Reset = 00000000h]

FIFORD is shown in Table 28-43.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-43 FIFORD Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0PAYLOADOUTR0hInternal. Only to be used through TI provided API.

28.6.17 FIFORDCTRL_FIFOWRCTRL Register (Offset = 40h) [Reset = 00000000h]

FIFORDCTRL_FIFOWRCTRL is shown in Table 28-44.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-44 FIFORDCTRL_FIFOWRCTRL Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR0hReserved
21-20FIFORDPORTR/W0hInternal. Only to be used through TI provided API.
19-16WORDSZRDR/W0hInternal. Only to be used through TI provided API.
15-6RESERVEDR0hReserved
5-4FIFOWRPORTR/W0hInternal. Only to be used through TI provided API.
3-0WORDSZWRR/W0hInternal. Only to be used through TI provided API.

28.6.18 FIFOSTA_PBEDATOUT1 Register (Offset = 44h) [Reset = 00000000h]

FIFOSTA_PBEDATOUT1 is shown in Table 28-45.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-45 FIFOSTA_PBEDATOUT1 Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR0hReserved
21OVERFLOWR0hInternal. Only to be used through TI provided API.
20ALMOSTFULLR0hInternal. Only to be used through TI provided API.
19ALMOSTEMPTYR0hInternal. Only to be used through TI provided API.
18UNDERFLOWR0hInternal. Only to be used through TI provided API.
17RXVALIDR0hInternal. Only to be used through TI provided API.
16TXREADYR0hInternal. Only to be used through TI provided API.
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.6.19 RFEDATIN0_RFEDATOUT0 Register (Offset = 48h) [Reset = 00000000h]

RFEDATIN0_RFEDATOUT0 is shown in Table 28-46.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-46 RFEDATIN0_RFEDATOUT0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RFEDATIN0_VALR0hInternal. Only to be used through TI provided API.
15-0RFEDATOUT0_VALR/W0hInternal. Only to be used through TI provided API.

28.6.20 RFECMDIN_RFECMDOUT Register (Offset = 4Ch) [Reset = 00000000h]

RFECMDIN_RFECMDOUT is shown in Table 28-47.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-47 RFECMDIN_RFECMDOUT Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-16RFECMDIN_VALR0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3-0RFECMDOUT_VALR/W0hInternal. Only to be used through TI provided API.

28.6.21 PBEDATIN0_PBEDATOUT0 Register (Offset = 50h) [Reset = 00000000h]

PBEDATIN0_PBEDATOUT0 is shown in Table 28-48.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-48 PBEDATIN0_PBEDATOUT0 Register Field Descriptions
BitFieldTypeResetDescription
31-16PBEDATIN0_VALR0hInternal. Only to be used through TI provided API.
15-0PBEDATOUT0_VALR/W0hInternal. Only to be used through TI provided API.

28.6.22 PBECMDIN_PBECMDOUT Register (Offset = 54h) [Reset = 00000000h]

PBECMDIN_PBECMDOUT is shown in Table 28-49.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-49 PBECMDIN_PBECMDOUT Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-16PBECMDIN_VALR0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3-0PBECMDOUT_VALR/W0hInternal. Only to be used through TI provided API.

28.6.23 PBEEVTMUX_LQIEST Register (Offset = 58h) [Reset = 00000000h]

PBEEVTMUX_LQIEST is shown in Table 28-50.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-50 PBEEVTMUX_LQIEST Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR0hReserved
21-16SELR/W0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0VALR/W0hInternal. Only to be used through TI provided API.

28.6.24 SYSTIMEVTMUX1_SYSTIMEVTMUX0 Register (Offset = 5Ch) [Reset = 00000000h]

SYSTIMEVTMUX1_SYSTIMEVTMUX0 is shown in Table 28-51.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-51 SYSTIMEVTMUX1_SYSTIMEVTMUX0 Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR0hReserved
21-16SEL2R/W0hInternal. Only to be used through TI provided API.
15-12RESERVEDR0hReserved
11-6SEL1R/W0hInternal. Only to be used through TI provided API.
5-0SEL0R/W0hInternal. Only to be used through TI provided API.

28.6.25 MODPRECTRL_ADCDIGCONF Register (Offset = 60h) [Reset = 00000000h]

MODPRECTRL_ADCDIGCONF is shown in Table 28-52.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-52 MODPRECTRL_ADCDIGCONF Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-20REPSR/W0hInternal. Only to be used through TI provided API.
19-16SIZER/W0hInternal. Only to be used through TI provided API.
15-2RESERVEDR0hReserved
1QBRANCHENR/W0hInternal. Only to be used through TI provided API.
0IBRANCHENR/W0hInternal. Only to be used through TI provided API.

28.6.26 MODSYMMAP1_MODSYMMAP0 Register (Offset = 64h) [Reset = 00000000h]

MODSYMMAP1_MODSYMMAP0 is shown in Table 28-53.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-53 MODSYMMAP1_MODSYMMAP0 Register Field Descriptions
BitFieldTypeResetDescription
31-28SYM7R/W0hInternal. Only to be used through TI provided API.
27-24SYM6R/W0hInternal. Only to be used through TI provided API.
23-20SYM5R/W0hInternal. Only to be used through TI provided API.
19-16SYM4R/W0hInternal. Only to be used through TI provided API.
15-12SYM3R/W0hInternal. Only to be used through TI provided API.
11-8SYM2R/W0hInternal. Only to be used through TI provided API.
7-4SYM1R/W0hInternal. Only to be used through TI provided API.
3-0SYM0R/W0hInternal. Only to be used through TI provided API.

28.6.27 BAUD_MODSOFTTX Register (Offset = 68h) [Reset = 00000000h]

BAUD_MODSOFTTX is shown in Table 28-54.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-54 BAUD_MODSOFTTX Register Field Descriptions
BitFieldTypeResetDescription
31-16RATEWORDR/W0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3-0SOFTSYMBOLR/W0hInternal. Only to be used through TI provided API.

28.6.28 MODMAIN_BAUDPRE Register (Offset = 6Ch) [Reset = 00000000h]

MODMAIN_BAUDPRE is shown in Table 28-55.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-55 MODMAIN_BAUDPRE Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-18FECSELECTR/W0hInternal. Only to be used through TI provided API.
17-16MODLEVELSR/W0hInternal. Only to be used through TI provided API.
15-13ALIGNVALUER/W0hInternal. Only to be used through TI provided API.
12-8EXTRATEWORDR/W0hInternal. Only to be used through TI provided API.
7-0PRESCALERR/W0hInternal. Only to be used through TI provided API.

28.6.29 DEMMISC1_DEMMISC0 Register (Offset = 70h) [Reset = 00000000h]

DEMMISC1_DEMMISC0 is shown in Table 28-56.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-56 DEMMISC1_DEMMISC0 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR0hReserved
28-24CDCTGAINMAR/W0hInternal. Only to be used through TI provided API.
23-21CDCTGAINEXR/W0hInternal. Only to be used through TI provided API.
20CDCCOLRSTR/W0hInternal. Only to be used through TI provided API.
19-18MGE1SRCSELR/W0hInternal. Only to be used through TI provided API.
17-16CHFIBWR/W0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12-10CMIXNFINER/W0hInternal. Only to be used through TI provided API.
9-0CMIXNR/W0hInternal. Only to be used through TI provided API.

28.6.30 DEMMISC3_DEMMISC2 Register (Offset = 74h) [Reset = 00000000h]

DEMMISC3_DEMMISC2 is shown in Table 28-57.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-57 DEMMISC3_DEMMISC2 Register Field Descriptions
BitFieldTypeResetDescription
31CDCOVERRIDER/W0hInternal. Only to be used through TI provided API.
30-29BDE2DVGAR/W0hInternal. Only to be used through TI provided API.
28BDE1FILTMODER/W0hInternal. Only to be used through TI provided API.
27-26LQIPERIODR/W0hInternal. Only to be used through TI provided API.
25-24BDE1DVGAR/W0hInternal. Only to be used through TI provided API.
23BDE1NUMSTAGESR/W0hInternal. Only to be used through TI provided API.
22-21PDIFDECIMR/W0hInternal. Only to be used through TI provided API.
20-16BDE2DECRATIOR/W0hInternal. Only to be used through TI provided API.
15RESERVEDR0hReserved
14MLSERUNR/W0hInternal. Only to be used through TI provided API.
13-12MAFCGAINR/W0hInternal. Only to be used through TI provided API.
11STIMBYPASSR/W0hInternal. Only to be used through TI provided API.
10STIMESTONLYR/W0hInternal. Only to be used through TI provided API.
9-7STIMTEAPERIODR/W0hInternal. Only to be used through TI provided API.
6-4STIMTEAGAINR/W0hInternal. Only to be used through TI provided API.
3PDIFLINPREDENR/W0hInternal. Only to be used through TI provided API.
2PDIFDESPECKR/W0hInternal. Only to be used through TI provided API.
1PDIFIQCONJENR/W0hInternal. Only to be used through TI provided API.
0PDIFLIMITRANGER/W0hInternal. Only to be used through TI provided API.

28.6.31 DEMDSBU_DEMIQMC0 Register (Offset = 78h) [Reset = 00000000h]

DEMDSBU_DEMIQMC0 is shown in Table 28-58.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-58 DEMDSBU_DEMIQMC0 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR0hReserved
24-16DSBUDELAYR/W0hInternal. Only to be used through TI provided API.
15-8GAINFACTORR/W0hInternal. Only to be used through TI provided API.
7-0PHASEFACTORR/W0hInternal. Only to be used through TI provided API.

28.6.32 DEMCODC0_DEMDSBU2 Register (Offset = 7Ch) [Reset = 00000000h]

DEMCODC0_DEMDSBU2 is shown in Table 28-59.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-59 DEMCODC0_DEMDSBU2 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR0hReserved
27ESTSELR/W0hInternal. Only to be used through TI provided API.
26-25COMPSELR/W0hInternal. Only to be used through TI provided API.
24IIRUSEINITIALR/W0hInternal. Only to be used through TI provided API.
23-21IIRGAINR/W0hInternal. Only to be used through TI provided API.
20IIRENR/W0hInternal. Only to be used through TI provided API.
19ACCMODER/W0hInternal. Only to be used through TI provided API.
18-17ACCPERIODR/W0hInternal. Only to be used through TI provided API.
16ACCENR/W0hInternal. Only to be used through TI provided API.
15-9RESERVEDR0hReserved
8-0DSBUAVGLENGTHR/W0hInternal. Only to be used through TI provided API.

28.6.33 DEMFEXB0_DEMFIDC0 Register (Offset = 80h) [Reset = 00000000h]

DEMFEXB0_DEMFIDC0 is shown in Table 28-60.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-60 DEMFEXB0_DEMFIDC0 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR0hReserved
29OUT2PASSTHROUGHR/W0hInternal. Only to be used through TI provided API.
28-27OUT2SRCSELR/W0hInternal. Only to be used through TI provided API.
26OUT1PASSTHROUGHR/W0hInternal. Only to be used through TI provided API.
25-24OUT1SRCSELR/W0hInternal. Only to be used through TI provided API.
23-22B4SRCSELR/W0hInternal. Only to be used through TI provided API.
21-20B3SRCSELR/W0hInternal. Only to be used through TI provided API.
19-18B2SRCSELR/W0hInternal. Only to be used through TI provided API.
17-16B1SRCSELR/W0hInternal. Only to be used through TI provided API.
15-6RESERVEDR0hReserved
5-4COMPSELR/W0hInternal. Only to be used through TI provided API.
3-2ACCPERIODR/W0hInternal. Only to be used through TI provided API.
1ACCMODER/W0hInternal. Only to be used through TI provided API.
0ACCENR/W0hInternal. Only to be used through TI provided API.

28.6.34 DEMMAFI0_DEMFIFE0 Register (Offset = 84h) [Reset = 00000000h]

DEMMAFI0_DEMFIFE0 is shown in Table 28-61.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-61 DEMMAFI0_DEMFIFE0 Register Field Descriptions
BitFieldTypeResetDescription
31-24C1C7R/W0hInternal. Only to be used through TI provided API.
23-16C0C8R/W0hInternal. Only to be used through TI provided API.
15-12RESERVEDR0hReserved
11FINEFOESELR/W0hInternal. Only to be used through TI provided API.
10-9FOCFFSELR/W0hInternal. Only to be used through TI provided API.
8ACCCNTMODER/W0hInternal. Only to be used through TI provided API.
7-6ACCPERIODR/W0hInternal. Only to be used through TI provided API.
5ACCENR/W0hInternal. Only to be used through TI provided API.
4IIRUSEINITIALR/W0hInternal. Only to be used through TI provided API.
3-1IIRGAINR/W0hInternal. Only to be used through TI provided API.
0IIRENR/W0hInternal. Only to be used through TI provided API.

28.6.35 DEMMAFI2_DEMMAFI1 Register (Offset = 88h) [Reset = 00000000h]

DEMMAFI2_DEMMAFI1 is shown in Table 28-62.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-62 DEMMAFI2_DEMMAFI1 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR0hReserved
24-16C4R/W0hInternal. Only to be used through TI provided API.
15-8C3C5R/W0hInternal. Only to be used through TI provided API.
7-0C2C6R/W0hInternal. Only to be used through TI provided API.

28.6.36 DEMC1BE1_DEMC1BE0 Register (Offset = 8Ch) [Reset = 00000000h]

DEMC1BE1_DEMC1BE0 is shown in Table 28-63.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-63 DEMC1BE1_DEMC1BE0 Register Field Descriptions
BitFieldTypeResetDescription
31-24THRESHOLDBR/W0hInternal. Only to be used through TI provided API.
23-16THRESHOLDAR/W0hInternal. Only to be used through TI provided API.
15-11MASKBR/W0hInternal. Only to be used through TI provided API.
10-6MASKAR/W0hInternal. Only to be used through TI provided API.
5-4CASCCONFR/W0hInternal. Only to be used through TI provided API.
3-0COPYCONFR/W0hInternal. Only to be used through TI provided API.

28.6.37 SPARE0_DEMC1BE2 Register (Offset = 90h) [Reset = 00000000h]

SPARE0_DEMC1BE2 is shown in Table 28-64.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-64 SPARE0_DEMC1BE2 Register Field Descriptions
BitFieldTypeResetDescription
31-16VALR/W0hInternal. Only to be used through TI provided API.
15-11RESERVEDR0hReserved
10PARLOADCONFR/W0hInternal. Only to be used through TI provided API.
9-8PEAKCONFR/W0hInternal. Only to be used through TI provided API.
7-0THRESHOLDCR/W0hInternal. Only to be used through TI provided API.

28.6.38 SPARE2_SPARE1 Register (Offset = 94h) [Reset = 00000000h]

SPARE2_SPARE1 is shown in Table 28-65.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-65 SPARE2_SPARE1 Register Field Descriptions
BitFieldTypeResetDescription
31-16SPARE2_VALR/W0hInternal. Only to be used through TI provided API.
15-0SPARE1_VALR/W0hInternal. Only to be used through TI provided API.

28.6.39 DEMSWQU0_SPARE3 Register (Offset = 98h) [Reset = 00000000h]

DEMSWQU0_SPARE3 is shown in Table 28-66.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-66 DEMSWQU0_SPARE3 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23SYNCMODER/W0hInternal. Only to be used through TI provided API.
22AUTOMAFCR/W0hInternal. Only to be used through TI provided API.
21RUNR/W0hInternal. Only to be used through TI provided API.
20-16REFLENR/W0hInternal. Only to be used through TI provided API.
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.6.40 DEMC1BEREF1_DEMC1BEREF0 Register (Offset = 9Ch) [Reset = 00000000h]

DEMC1BEREF1_DEMC1BEREF0 is shown in Table 28-67.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-67 DEMC1BEREF1_DEMC1BEREF0 Register Field Descriptions
BitFieldTypeResetDescription
31-16CAR31C16R/W0hInternal. Only to be used through TI provided API.
15-0CAR15C0R/W0hInternal. Only to be used through TI provided API.

28.6.41 DEMC1BEREF3_DEMC1BEREF2 Register (Offset = A0h) [Reset = 00000000h]

DEMC1BEREF3_DEMC1BEREF2 is shown in Table 28-68.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-68 DEMC1BEREF3_DEMC1BEREF2 Register Field Descriptions
BitFieldTypeResetDescription
31-16CBR31C16R/W0hInternal. Only to be used through TI provided API.
15-0CBR15C0R/W0hInternal. Only to be used through TI provided API.

28.6.42 MODPREAMBLE_MODCTRL Register (Offset = A4h) [Reset = 00000000h]

MODPREAMBLE_MODCTRL is shown in Table 28-69.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-69 MODPREAMBLE_MODCTRL Register Field Descriptions
BitFieldTypeResetDescription
31-16WORDR/W0hInternal. Only to be used through TI provided API.
15-12RESERVEDR0hReserved
11DSBUSELR/W0hInternal. Only to be used through TI provided API.
10HDISMODER/W0hInternal. Only to be used through TI provided API.
9PARBITQUALENR/W0hInternal. Only to be used through TI provided API.
8-7STIMMODER/W0hInternal. Only to be used through TI provided API.
6C1BEMODER/W0hInternal. Only to be used through TI provided API.
5SOFTPDIFFMODER/W0hInternal. Only to be used through TI provided API.
4SOFTTXENABLER/W0hInternal. Only to be used through TI provided API.
3FECENABLER/W0hInternal. Only to be used through TI provided API.
2FEC5TERMINATER/W0hInternal. Only to be used through TI provided API.
1TONEINSERTR/W0hInternal. Only to be used through TI provided API.
0PREAMBLEINSERTR/W0hInternal. Only to be used through TI provided API.

28.6.43 DEMFRAC1_DEMFRAC0 Register (Offset = A8h) [Reset = 00000000h]

DEMFRAC1_DEMFRAC0 is shown in Table 28-70.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-70 DEMFRAC1_DEMFRAC0 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR0hReserved
27-16P27C16R/W0hInternal. Only to be used through TI provided API.
15-0P15C0R/W0hInternal. Only to be used through TI provided API.

28.6.44 DEMFRAC3_DEMFRAC2 Register (Offset = ACh) [Reset = 00000000h]

DEMFRAC3_DEMFRAC2 is shown in Table 28-71.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-71 DEMFRAC3_DEMFRAC2 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR0hReserved
27-16Q27C16R/W0hInternal. Only to be used through TI provided API.
15-0Q15C0R/W0hInternal. Only to be used through TI provided API.

28.6.45 DEMCODC2_DEMCODC1 Register (Offset = B0h) [Reset = 00000000h]

DEMCODC2_DEMCODC1 is shown in Table 28-72.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-72 DEMCODC2_DEMCODC1 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR0hReserved
28-16COMPQVALR/W0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12-0COMPIVALR/W0hInternal. Only to be used through TI provided API.

28.6.46 DEMFIDC2_DEMFIDC1 Register (Offset = B4h) [Reset = 00000000h]

DEMFIDC2_DEMFIDC1 is shown in Table 28-73.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-73 DEMFIDC2_DEMFIDC1 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR0hReserved
28-16COMPQVALR/W0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12-0COMPIVALR/W0hInternal. Only to be used through TI provided API.

28.6.47 DEMMAFC0_DEMFIFE1 Register (Offset = B8h) [Reset = 00000000h]

DEMMAFC0_DEMFIFE1 is shown in Table 28-74.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-74 DEMMAFC0_DEMFIFE1 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16COMPVALR/W0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0FOCFBREGVALR/W0hInternal. Only to be used through TI provided API.

28.6.48 DEMSWIMBAL_DEMMAFI4 Register (Offset = BCh) [Reset = 00000000h]

DEMSWIMBAL_DEMMAFI4 is shown in Table 28-75.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-75 DEMSWIMBAL_DEMMAFI4 Register Field Descriptions
BitFieldTypeResetDescription
31-24IMBALBR/W0hInternal. Only to be used through TI provided API.
23-16IMBALAR/W0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0TERMVALR/W0hInternal. Only to be used through TI provided API.

28.6.49 DEMDEBUG_DEMSOFTPDIFF Register (Offset = C0h) [Reset = 00000000h]

DEMDEBUG_DEMSOFTPDIFF is shown in Table 28-76.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-76 DEMDEBUG_DEMSOFTPDIFF Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR0hReserved
27-25LOOPBACKPINR/W0hInternal. Only to be used through TI provided API.
24DECSTAGETRIGGERR/W0hInternal. Only to be used through TI provided API.
23-21DECSTAGEDEBUGR/W0hInternal. Only to be used through TI provided API.
20FRONTENDTRIGGERR/W0hInternal. Only to be used through TI provided API.
19-17FRONTENDDEBUGR/W0hInternal. Only to be used through TI provided API.
16LOOPBACKMODER/W0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0VALR/W0hInternal. Only to be used through TI provided API.

28.6.50 VITCOMPUTE_VITCTRL Register (Offset = C4h) [Reset = 00000000h]

VITCOMPUTE_VITCTRL is shown in Table 28-77.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-77 VITCOMPUTE_VITCTRL Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR0hReserved
16STARTW0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-6METRSELR/W0hInternal. Only to be used through TI provided API.
5-2APMRDBACKSELR/W0hInternal. Only to be used through TI provided API.
1ACSITERATIONSR/W0hInternal. Only to be used through TI provided API.
0METRICSR/W0hInternal. Only to be used through TI provided API.

28.6.51 VITSTATE_VITAPMRDBACK Register (Offset = C8h) [Reset = 00000000h]

VITSTATE_VITAPMRDBACK is shown in Table 28-78.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-78 VITSTATE_VITAPMRDBACK Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR0hReserved
18-16VITSTATE_VALUER0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-0VITAPMRDBACK_VALUER0hInternal. Only to be used through TI provided API.

28.6.52 VITBRMETRIC32_VITBRMETRIC10 Register (Offset = CCh) [Reset = 00000000h]

VITBRMETRIC32_VITBRMETRIC10 is shown in Table 28-79.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-79 VITBRMETRIC32_VITBRMETRIC10 Register Field Descriptions
BitFieldTypeResetDescription
31-24MET3R/W0hInternal. Only to be used through TI provided API.
23-16MET2R/W0hInternal. Only to be used through TI provided API.
15-8MET1R/W0hInternal. Only to be used through TI provided API.
7-0MET0R/W0hInternal. Only to be used through TI provided API.

28.6.53 VITBRMETRIC76_VITBRMETRIC54 Register (Offset = D0h) [Reset = 00000000h]

VITBRMETRIC76_VITBRMETRIC54 is shown in Table 28-80.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-80 VITBRMETRIC76_VITBRMETRIC54 Register Field Descriptions
BitFieldTypeResetDescription
31-24MET7R/W0hInternal. Only to be used through TI provided API.
23-16MET6R/W0hInternal. Only to be used through TI provided API.
15-8MET5R/W0hInternal. Only to be used through TI provided API.
7-0MET4R/W0hInternal. Only to be used through TI provided API.

28.6.54 DEMD2XB0_DEMDSXB0 Register (Offset = D4h) [Reset = 00000000h]

DEMD2XB0_DEMDSXB0 is shown in Table 28-81.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-81 DEMD2XB0_DEMDSXB0 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR0hReserved
27-26DEMD2XB0_B3SRCSELR/W0hInternal. Only to be used through TI provided API.
25DEMD2XB0_OUT2PASSTHROUGHR/W0hInternal. Only to be used through TI provided API.
24DEMD2XB0_OUT1PASSTHROUGHR/W0hInternal. Only to be used through TI provided API.
23-22DEMD2XB0_OUTSRCSEL2R/W0hInternal. Only to be used through TI provided API.
21-20DEMD2XB0_OUTSRCSEL1R/W0hInternal. Only to be used through TI provided API.
19-18DEMD2XB0_B2SRCSELR/W0hInternal. Only to be used through TI provided API.
17-16DEMD2XB0_B1SRCSELR/W0hInternal. Only to be used through TI provided API.
15-6RESERVEDR0hReserved
5DEMDSXB0_OUT2PASSTHROUGHR/W0hInternal. Only to be used through TI provided API.
4DEMDSXB0_OUT1PASSTHROUGHR/W0hInternal. Only to be used through TI provided API.
3DEMDSXB0_OUTSRCSEL2R/W0hInternal. Only to be used through TI provided API.
2DEMDSXB0_OUTSRCSEL1R/W0hInternal. Only to be used through TI provided API.
1DEMDSXB0_B2SRCSELR/W0hInternal. Only to be used through TI provided API.
0DEMDSXB0_B1SRCSELR/W0hInternal. Only to be used through TI provided API.

28.6.55 TIMCTL Register (Offset = F0h) [Reset = 00000000h]

TIMCTL is shown in Table 28-82.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-82 TIMCTL Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR0hReserved
29-24CPTSRCR/W0hInternal. Only to be used through TI provided API.
23CPTCTLR/W0hInternal. Only to be used through TI provided API.
22-21CNTRSRCR/W0hInternal. Only to be used through TI provided API.
20CNTRCLRR/W0hInternal. Only to be used through TI provided API.
19CNTRCTLR/W0hInternal. Only to be used through TI provided API.
18-17TIMSRCR/W0hInternal. Only to be used through TI provided API.
16TIMCTLR/W0hInternal. Only to be used through TI provided API.
15-0RESERVEDR0hReserved

28.6.56 TIMPER_TIMINC Register (Offset = F4h) [Reset = 00000000h]

TIMPER_TIMINC is shown in Table 28-83.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-83 TIMPER_TIMINC Register Field Descriptions
BitFieldTypeResetDescription
31-16TIMPER_VALR/W0hInternal. Only to be used through TI provided API.
15-0TIMINC_VALR/W0hInternal. Only to be used through TI provided API.

28.6.57 TIMCAPT_TIMCNT Register (Offset = F8h) [Reset = 00000000h]

TIMCAPT_TIMCNT is shown in Table 28-84.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-84 TIMCAPT_TIMCNT Register Field Descriptions
BitFieldTypeResetDescription
31-16VALUER0hInternal. Only to be used through TI provided API.
15-0VALR0hInternal. Only to be used through TI provided API.

28.6.58 COUNT1IN_TIMEBASE Register (Offset = FCh) [Reset = 00000000h]

COUNT1IN_TIMEBASE is shown in Table 28-85.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-85 COUNT1IN_TIMEBASE Register Field Descriptions
BitFieldTypeResetDescription
31-16VALR/W0hInternal. Only to be used through TI provided API.
15-1RESERVEDR0hReserved
0FLUSHW0hInternal. Only to be used through TI provided API.

28.6.59 COUNT1RES Register (Offset = 100h) [Reset = 00000000h]

COUNT1RES is shown in Table 28-86.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-86 COUNT1RES Register Field Descriptions
BitFieldTypeResetDescription
31-5RESERVEDR0hReserved
4-0VALR0hInternal. Only to be used through TI provided API.

28.6.60 BRMACC2_BRMACC1 Register (Offset = 104h) [Reset = 00000000h]

BRMACC2_BRMACC1 is shown in Table 28-87.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-87 BRMACC2_BRMACC1 Register Field Descriptions
BitFieldTypeResetDescription
31-24METRIC11R0hInternal. Only to be used through TI provided API.
23-16METRIC10R0hInternal. Only to be used through TI provided API.
15-8METRIC01R0hInternal. Only to be used through TI provided API.
7-0METRIC00R0hInternal. Only to be used through TI provided API.

28.6.61 MCETRCSTAT_MCETRCCTRL Register (Offset = 108h) [Reset = 00000000h]

MCETRCSTAT_MCETRCCTRL is shown in Table 28-88.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-88 MCETRCSTAT_MCETRCCTRL Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR0hReserved
16BUSYR0hInternal. Only to be used through TI provided API.
15-1RESERVEDR0hReserved
0SENDW0hInternal. Only to be used through TI provided API.

28.6.62 MCETRCPAR0_MCETRCCMD Register (Offset = 10Ch) [Reset = 00000000h]

MCETRCPAR0_MCETRCCMD is shown in Table 28-89.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-89 MCETRCPAR0_MCETRCCMD Register Field Descriptions
BitFieldTypeResetDescription
31-16VALR/W0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-8PARCNTR/W0hInternal. Only to be used through TI provided API.
7-0PKTHDRR/W0hInternal. Only to be used through TI provided API.

28.6.63 RDCAPT0_MCETRCPAR1 Register (Offset = 110h) [Reset = 00000000h]

RDCAPT0_MCETRCPAR1 is shown in Table 28-90.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-90 RDCAPT0_MCETRCPAR1 Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR0hReserved
21CHFIW0hInternal. Only to be used through TI provided API.
20BDE2W0hInternal. Only to be used through TI provided API.
19FIDCW0hInternal. Only to be used through TI provided API.
18FRACW0hInternal. Only to be used through TI provided API.
17MGEXW0hInternal. Only to be used through TI provided API.
16CODCW0hInternal. Only to be used through TI provided API.
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.6.64 FECAPT0_RDCAPT1 Register (Offset = 114h) [Reset = 00000000h]

FECAPT0_RDCAPT1 is shown in Table 28-91.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-91 FECAPT0_RDCAPT1 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR0hReserved
28-16VALR/W0hInternal. Only to be used through TI provided API.
15-14RESERVEDR0hReserved
13COHRXW0hInternal. Only to be used through TI provided API.
12C1BEX3W0hInternal. Only to be used through TI provided API.
11C1BEX2W0hInternal. Only to be used through TI provided API.
10C1BEX1W0hInternal. Only to be used through TI provided API.
9C1BEX0W0hInternal. Only to be used through TI provided API.
8SOFDW0hInternal. Only to be used through TI provided API.
7LQIEW0hInternal. Only to be used through TI provided API.
6STIMW0hInternal. Only to be used through TI provided API.
6RESERVEDR0hReserved
5FIFEW0hInternal. Only to be used through TI provided API.
4PDIFW0hInternal. Only to be used through TI provided API.
3CA2PW0hInternal. Only to be used through TI provided API.
2MAFIW0hInternal. Only to be used through TI provided API.
1DSBUW0hInternal. Only to be used through TI provided API.
0MLSEBITW0hInternal. Only to be used through TI provided API.

28.6.65 DSCAPT0_FECAPT1 Register (Offset = 118h) [Reset = 00000000h]

DSCAPT0_FECAPT1 is shown in Table 28-92.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-92 DSCAPT0_FECAPT1 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16DSCAPT0_VALR/W0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12-0FECAPT1_VALR/W0hInternal. Only to be used through TI provided API.

28.6.66 DSCAPT2_DSCAPT1 Register (Offset = 11Ch) [Reset = 00000000h]

DSCAPT2_DSCAPT1 is shown in Table 28-93.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-93 DSCAPT2_DSCAPT1 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16DSCAPT2_VALR/W0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0DSCAPT1_VALR/W0hInternal. Only to be used through TI provided API.

28.6.67 DEMSWQU1_DSCAPT3 Register (Offset = 120h) [Reset = 00000000h]

DEMSWQU1_DSCAPT3 is shown in Table 28-94.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-94 DEMSWQU1_DSCAPT3 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR0hReserved
25-18MAFCCOMPVALR0hInternal. Only to be used through TI provided API.
17SWSELR0hInternal. Only to be used through TI provided API.
16SYNCEDR0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0VALR/W0hInternal. Only to be used through TI provided API.

28.6.68 GPOCTRL1_GPOCTRL0 Register (Offset = 124h) [Reset = 00000000h]

GPOCTRL1_GPOCTRL0 is shown in Table 28-95.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-95 GPOCTRL1_GPOCTRL0 Register Field Descriptions
BitFieldTypeResetDescription
31-30HWCLKSTRETCHR/W0hInternal. Only to be used through TI provided API.
29-27HWCLKMUX1R/W0hInternal. Only to be used through TI provided API.
26-24HWCLKMUX0R/W0hInternal. Only to be used through TI provided API.
23-16SWR/W0hInternal. Only to be used through TI provided API.
15-14GPO7R/W0hInternal. Only to be used through TI provided API.
13-12GPO6R/W0hInternal. Only to be used through TI provided API.
11-10GPO5R/W0hInternal. Only to be used through TI provided API.
9-8GPO4R/W0hInternal. Only to be used through TI provided API.
7-6GPO3R/W0hInternal. Only to be used through TI provided API.
5-4GPO2R/W0hInternal. Only to be used through TI provided API.
3-2GPO1R/W0hInternal. Only to be used through TI provided API.
1-0GPO0R/W0hInternal. Only to be used through TI provided API.

28.6.69 RFEMAXRSSI_RFERSSI Register (Offset = 128h) [Reset = 00000000h]

RFEMAXRSSI_RFERSSI is shown in Table 28-96.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-96 RFEMAXRSSI_RFERSSI Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16RFEMAXRSSI_VALR0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0RFERSSI_VALR0hInternal. Only to be used through TI provided API.

28.6.70 SYNC0_RFEDBGAIN Register (Offset = 12Ch) [Reset = 00000000h]

SYNC0_RFEDBGAIN is shown in Table 28-97.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-97 SYNC0_RFEDBGAIN Register Field Descriptions
BitFieldTypeResetDescription
31-16SWA15C0R0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0VALR0hInternal. Only to be used through TI provided API.

28.6.71 SYNC2_SYNC1 Register (Offset = 130h) [Reset = 00000000h]

SYNC2_SYNC1 is shown in Table 28-98.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-98 SYNC2_SYNC1 Register Field Descriptions
BitFieldTypeResetDescription
31-16SWB15C0R0hInternal. Only to be used through TI provided API.
15-0SWA31C16R0hInternal. Only to be used through TI provided API.

28.6.72 SYNC3 Register (Offset = 134h) [Reset = 00000000h]

SYNC3 is shown in Table 28-99.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-99 SYNC3 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0SWB31C16R0hInternal. Only to be used through TI provided API.

28.6.73 DEMHDIS0 Register (Offset = 138h) [Reset = 00000000h]

DEMHDIS0 is shown in Table 28-100.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-100 DEMHDIS0 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16VALR0hInternal. Only to be used through TI provided API.
15-0RESERVEDR0hReserved

28.6.74 DEMCOHR1_DEMCOHR0 Register (Offset = 13Ch) [Reset = 00000000h]

DEMCOHR1_DEMCOHR0 is shown in Table 28-101.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-101 DEMCOHR1_DEMCOHR0 Register Field Descriptions
BitFieldTypeResetDescription
31-24BETAR/W0hInternal. Only to be used through TI provided API.
23-16ALPHAR/W0hInternal. Only to be used through TI provided API.
15-14RESERVEDR0hReserved
13-5NCOLIMITR/W0hInternal. Only to be used through TI provided API.
4-2IIRBWR/W0hInternal. Only to be used through TI provided API.
1-0IIRGAINR/W0hInternal. Only to be used through TI provided API.

28.6.75 DEMCOHR3_DEMCOHR2 Register (Offset = 140h) [Reset = 00000000h]

DEMCOHR3_DEMCOHR2 is shown in Table 28-102.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-102 DEMCOHR3_DEMCOHR2 Register Field Descriptions
BitFieldTypeResetDescription
31-16REF150R/W0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-5REFROTR/W0hInternal. Only to be used through TI provided API.
4-0REFLENR/W0hInternal. Only to be used through TI provided API.

28.6.76 DEMCOHR5_DEMCOHR4 Register (Offset = 144h) [Reset = 00000000h]

DEMCOHR5_DEMCOHR4 is shown in Table 28-103.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-103 DEMCOHR5_DEMCOHR4 Register Field Descriptions
BitFieldTypeResetDescription
31-16VALR0hInternal. Only to be used through TI provided API.
15-0REF3116R/W0hInternal. Only to be used through TI provided API.

28.6.77 DEMCOHR7_DEMCOHR6 Register (Offset = 148h) [Reset = 00000000h]

DEMCOHR7_DEMCOHR6 is shown in Table 28-104.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-104 DEMCOHR7_DEMCOHR6 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-16DEMCOHR7_VALR0hInternal. Only to be used through TI provided API.
15-6RESERVEDR0hReserved
5-0DEMCOHR6_VALR0hInternal. Only to be used through TI provided API.

28.6.78 DEMCOHR9_DEMCOHR8 Register (Offset = 14Ch) [Reset = 00000000h]

DEMCOHR9_DEMCOHR8 is shown in Table 28-105.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-105 DEMCOHR9_DEMCOHR8 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR0hReserved
28-16DEMCOHR9_VALR0hInternal. Only to be used through TI provided API.
15-6RESERVEDR0hReserved
5-0DEMCOHR8_VALR0hInternal. Only to be used through TI provided API.

28.6.79 BAUDCOMP Register (Offset = 150h) [Reset = 00000000h]

BAUDCOMP is shown in Table 28-106.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-106 BAUDCOMP Register Field Descriptions
BitFieldTypeResetDescription
31-3RESERVEDR0hReserved
2-0SCALEVALR/W0hInternal. Only to be used through TI provided API.

28.6.80 DEMFB2P0_DEMCMIX2 Register (Offset = 158h) [Reset = 00000000h]

DEMFB2P0_DEMCMIX2 is shown in Table 28-107.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-107 DEMFB2P0_DEMCMIX2 Register Field Descriptions
BitFieldTypeResetDescription
31-24BETAR/W0hInternal. Only to be used through TI provided API.
23-16ALPHAR/W0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12-0NR/W0hInternal. Only to be used through TI provided API.

28.6.81 DEMFB2P2_DEMFB2P1 Register (Offset = 15Ch) [Reset = 00000000h]

DEMFB2P2_DEMFB2P1 is shown in Table 28-108.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-108 DEMFB2P2_DEMFB2P1 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR0hReserved
26-16RBPR0hInternal. Only to be used through TI provided API.
15FB2POPENR/W0hInternal. Only to be used through TI provided API.
14-13HDISPRSR/W0hInternal. Only to be used through TI provided API.
12-11IIRGAINR/W0hInternal. Only to be used through TI provided API.
10-8IIRBWR/W0hInternal. Only to be used through TI provided API.
7-0FB2PLLLIMITR/W0hInternal. Only to be used through TI provided API.

28.6.82 DEMDSBU0 Register (Offset = 160h) [Reset = 00000000h]

DEMDSBU0 is shown in Table 28-109.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-109 DEMDSBU0 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR0hReserved
24-16RDPOUTR1FFhInternal. Only to be used through TI provided API.
15-0RESERVEDR0hReserved

28.6.83 DEMDSBU3_DEMDSBU1 Register (Offset = 164h) [Reset = 00000000h]

DEMDSBU3_DEMDSBU1 is shown in Table 28-110.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-110 DEMDSBU3_DEMDSBU1 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR0hReserved
24-16WRPOUTR0hInternal. Only to be used through TI provided API.
15-0AVGVALR0hInternal. Only to be used through TI provided API.

28.6.84 DEMPHAC1_DEMPHAC0 Register (Offset = 168h) [Reset = 00000000h]

DEMPHAC1_DEMPHAC0 is shown in Table 28-111.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-111 DEMPHAC1_DEMPHAC0 Register Field Descriptions
BitFieldTypeResetDescription
31-26PHACTRLENR/W0hInternal. Only to be used through TI provided API.
25-23PHACSYMLENR/W0hInternal. Only to be used through TI provided API.
22-16PHASEINCRR/W0hInternal. Only to be used through TI provided API.
15-8REFBR/W0hInternal. Only to be used through TI provided API.
7-0REFAR/W0hInternal. Only to be used through TI provided API.

28.6.85 DEMPHAC3_DEMPHAC2 Register (Offset = 16Ch) [Reset = 00000000h]

DEMPHAC3_DEMPHAC2 is shown in Table 28-112.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-112 DEMPHAC3_DEMPHAC2 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR0hReserved
17-16IIRBWR/W0hInternal. Only to be used through TI provided API.
15-8ALPHAR/W0hInternal. Only to be used through TI provided API.
7-0BETAR/W0hInternal. Only to be used through TI provided API.

28.6.86 DEMPHAC5_DEMPHAC4 Register (Offset = 170h) [Reset = 00000000h]

DEMPHAC5_DEMPHAC4 is shown in Table 28-113.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-113 DEMPHAC5_DEMPHAC4 Register Field Descriptions
BitFieldTypeResetDescription
31-16TR3116R/W0hInternal. Only to be used through TI provided API.
15-0TR150R/W0hInternal. Only to be used through TI provided API.

28.6.87 DEMPHAC7_DEMPHAC6 Register (Offset = 174h) [Reset = 00000000h]

DEMPHAC7_DEMPHAC6 is shown in Table 28-114.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-114 DEMPHAC7_DEMPHAC6 Register Field Descriptions
BitFieldTypeResetDescription
31-16TR6348R/W0hInternal. Only to be used through TI provided API.
15-0TR4732R/W0hInternal. Only to be used through TI provided API.

28.6.88 DEMPHAC9_DEMPHAC8 Register (Offset = 178h) [Reset = 00000000h]

DEMPHAC9_DEMPHAC8 is shown in Table 28-115.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-115 DEMPHAC9_DEMPHAC8 Register Field Descriptions
BitFieldTypeResetDescription
31-24METRIC11R0hInternal. Only to be used through TI provided API.
23-16METRIC10R0hInternal. Only to be used through TI provided API.
15-8METRIC01R0hInternal. Only to be used through TI provided API.
7-0METRIC00R0hInternal. Only to be used through TI provided API.

28.6.89 DEMC1BEREF5_DEMC1BEREF4 Register (Offset = 17Ch) [Reset = 00000000h]

DEMC1BEREF5_DEMC1BEREF4 is shown in Table 28-116.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-116 DEMC1BEREF5_DEMC1BEREF4 Register Field Descriptions
BitFieldTypeResetDescription
31-16CDR31C16R/W0hInternal. Only to be used through TI provided API.
15-0CDR15C0R/W0hInternal. Only to be used through TI provided API.

28.6.90 DEMC1BEREF7_DEMC1BEREF6 Register (Offset = 180h) [Reset = 00000000h]

DEMC1BEREF7_DEMC1BEREF6 is shown in Table 28-117.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-117 DEMC1BEREF7_DEMC1BEREF6 Register Field Descriptions
BitFieldTypeResetDescription
31-16CER31C16R/W0hInternal. Only to be used through TI provided API.
15-0CER15C0R/W0hInternal. Only to be used through TI provided API.

28.6.91 DEMC1BE4_DEMC1BE3 Register (Offset = 184h) [Reset = 00000000h]

DEMC1BE4_DEMC1BE3 is shown in Table 28-118.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-118 DEMC1BE4_DEMC1BE3 Register Field Descriptions
BitFieldTypeResetDescription
31-16CORRVALUEBR0hInternal. Only to be used through TI provided API.
15-0CORRVALUEAR0hInternal. Only to be used through TI provided API.

28.6.92 DEMC1BE6_DEMC1BE5 Register (Offset = 188h) [Reset = 00000000h]

DEMC1BE6_DEMC1BE5 is shown in Table 28-119.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-119 DEMC1BE6_DEMC1BE5 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16VALR0hInternal. Only to be used through TI provided API.
15-0CORRVALUECR0hInternal. Only to be used through TI provided API.

28.6.93 DEMC1BE8_DEMC1BE7 Register (Offset = 18Ch) [Reset = 00000000h]

DEMC1BE8_DEMC1BE7 is shown in Table 28-120.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-120 DEMC1BE8_DEMC1BE7 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16DEMC1BE8_VALR0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0DEMC1BE7_VALR0hInternal. Only to be used through TI provided API.

28.6.94 DEMC1BE10_DEMC1BE9 Register (Offset = 190h) [Reset = 00000000h]

DEMC1BE10_DEMC1BE9 is shown in Table 28-121.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-121 DEMC1BE10_DEMC1BE9 Register Field Descriptions
BitFieldTypeResetDescription
31PEAKCONFGR/W0hInternal. Only to be used through TI provided API.
30-29PEAKCONFCFR/W0hInternal. Only to be used through TI provided API.
28-24MASKER/W0hInternal. Only to be used through TI provided API.
23-19MASKDR/W0hInternal. Only to be used through TI provided API.
18-16CASCCONFR/W0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0VALR0hInternal. Only to be used through TI provided API.

28.6.95 DEMC1BE12_DEMC1BE11 Register (Offset = 194h) [Reset = 00000000h]

DEMC1BE12_DEMC1BE11 is shown in Table 28-122.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-122 DEMC1BE12_DEMC1BE11 Register Field Descriptions
BitFieldTypeResetDescription
31-24THRESHOLDGR/W0hInternal. Only to be used through TI provided API.
23-16THRESHOLDFR/W0hInternal. Only to be used through TI provided API.
15-8THRESHOLDER/W0hInternal. Only to be used through TI provided API.
7-0THRESHOLDDR/W0hInternal. Only to be used through TI provided API.

28.6.96 DEMC1BE14_DEMC1BE13 Register (Offset = 198h) [Reset = 00000000h]

DEMC1BE14_DEMC1BE13 is shown in Table 28-123.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-123 DEMC1BE14_DEMC1BE13 Register Field Descriptions
BitFieldTypeResetDescription
31-16CORRVALUEER0hInternal. Only to be used through TI provided API.
15-0CORRVALUEDR0hInternal. Only to be used through TI provided API.

28.6.97 DEMC1BE15 Register (Offset = 19Ch) [Reset = 00000000h]

DEMC1BE15 is shown in Table 28-124.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-124 DEMC1BE15 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0CORRVALUEFR0hInternal. Only to be used through TI provided API.

28.6.98 DEMC1BE20 Register (Offset = 1A4h) [Reset = 00000000h]

DEMC1BE20 is shown in Table 28-125.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-125 DEMC1BE20 Register Field Descriptions
BitFieldTypeResetDescription
31-16CORRVALUEGR0hInternal. Only to be used through TI provided API.
15-0RESERVEDR0hReserved

28.6.99 STRB2 Register (Offset = 1A8h) [Reset = 00000000h]

STRB2 is shown in Table 28-126.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-126 STRB2 Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR0hReserved
21C1BECOPY2W0hInternal. Only to be used through TI provided API.
20C1BEPEAKGW0hInternal. Only to be used through TI provided API.
19C1BEPEAKDEW0hInternal. Only to be used through TI provided API.
18C1BEPEAKFW0hInternal. Only to be used through TI provided API.
17C1BEPEAKEW0hInternal. Only to be used through TI provided API.
16C1BEPEAKDW0hInternal. Only to be used through TI provided API.
15-0RESERVEDR0hReserved

28.6.100 EVTMSK3_EVT3 Register (Offset = 1ACh) [Reset = 00000000h]

EVTMSK3_EVT3 is shown in Table 28-127.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-127 EVTMSK3_EVT3 Register Field Descriptions
BitFieldTypeResetDescription
31EVTMSK3_C1BEDLOADEDR/W0hInternal. Only to be used through TI provided API.
30EVTMSK3_C1BEGANYR/W0hInternal. Only to be used through TI provided API.
29EVTMSK3_C1BEGNEGR/W0hInternal. Only to be used through TI provided API.
28EVTMSK3_C1BEGPOSR/W0hInternal. Only to be used through TI provided API.
27EVTMSK3_C1BECMBDEANYR/W0hInternal. Only to be used through TI provided API.
26EVTMSK3_C1BECMBDENEGR/W0hInternal. Only to be used through TI provided API.
25EVTMSK3_C1BECMBDEPOSR/W0hInternal. Only to be used through TI provided API.
24EVTMSK3_C1BEFANYR/W0hInternal. Only to be used through TI provided API.
23EVTMSK3_C1BEFNEGR/W0hInternal. Only to be used through TI provided API.
22EVTMSK3_C1BEFPOSR/W0hInternal. Only to be used through TI provided API.
21EVTMSK3_C1BEEANYR/W0hInternal. Only to be used through TI provided API.
20EVTMSK3_C1BEENEGR/W0hInternal. Only to be used through TI provided API.
19EVTMSK3_C1BEEPOSR/W0hInternal. Only to be used through TI provided API.
18EVTMSK3_C1BEDANYR/W0hInternal. Only to be used through TI provided API.
17EVTMSK3_C1BEDNEGR/W0hInternal. Only to be used through TI provided API.
16EVTMSK3_C1BEDPOSR/W0hInternal. Only to be used through TI provided API.
15EVT3_C1BEDLOADEDR0hInternal. Only to be used through TI provided API.
14EVT3_C1BEGANYR0hInternal. Only to be used through TI provided API.
13EVT3_C1BEGNEGR0hInternal. Only to be used through TI provided API.
12EVT3_C1BEGPOSR0hInternal. Only to be used through TI provided API.
11EVT3_C1BECMBDEANYR0hInternal. Only to be used through TI provided API.
10EVT3_C1BECMBDENEGR0hInternal. Only to be used through TI provided API.
9EVT3_C1BECMBDEPOSR0hInternal. Only to be used through TI provided API.
8EVT3_C1BEFANYR0hInternal. Only to be used through TI provided API.
7EVT3_C1BEFNEGR0hInternal. Only to be used through TI provided API.
6EVT3_C1BEFPOSR0hInternal. Only to be used through TI provided API.
5EVT3_C1BEEANYR0hInternal. Only to be used through TI provided API.
4EVT3_C1BEENEGR0hInternal. Only to be used through TI provided API.
3EVT3_C1BEEPOSR0hInternal. Only to be used through TI provided API.
2EVT3_C1BEDANYR0hInternal. Only to be used through TI provided API.
1EVT3_C1BEDNEGR0hInternal. Only to be used through TI provided API.
0EVT3_C1BEDPOSR0hInternal. Only to be used through TI provided API.

28.6.101 EVTCLR3 Register (Offset = 1B0h) [Reset = 00000000h]

EVTCLR3 is shown in Table 28-128.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-128 EVTCLR3 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15C1BEDLOADEDW0hInternal. Only to be used through TI provided API.
14C1BEGANYW0hInternal. Only to be used through TI provided API.
13C1BEGNEGW0hInternal. Only to be used through TI provided API.
12C1BEGPOSW0hInternal. Only to be used through TI provided API.
11C1BECMBDEANYW0hInternal. Only to be used through TI provided API.
10C1BECMBDENEGW0hInternal. Only to be used through TI provided API.
9C1BECMBDEPOSW0hInternal. Only to be used through TI provided API.
8C1BEFANYW0hInternal. Only to be used through TI provided API.
7C1BEFNEGW0hInternal. Only to be used through TI provided API.
6C1BEFPOSW0hInternal. Only to be used through TI provided API.
5C1BEEANYW0hInternal. Only to be used through TI provided API.
4C1BEENEGW0hInternal. Only to be used through TI provided API.
3C1BEEPOSW0hInternal. Only to be used through TI provided API.
2C1BEDANYW0hInternal. Only to be used through TI provided API.
1C1BEDNEGW0hInternal. Only to be used through TI provided API.
0C1BEDPOSW0hInternal. Only to be used through TI provided API.