SWCU195A December   2024  â€“ May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10

 

  1.   1
  2.   Read This First
    1.     About This Manual
    2.     Devices
    3.     Register, Field, and Bit Calls
    4.     Related Documentation
    5.     Trademarks
  3. Architectural Overview
    1. 1.1  Target Applications
    2. 1.2  Introduction
    3. 1.3  Arm Cortex M33
      1. 1.3.1 Processor Core
      2. 1.3.2 SysTick Timer
      3. 1.3.3 Nested Vectored Interrupt Controller
      4. 1.3.4 System Control Block (SCB)
      5. 1.3.5 TI Machine Learning Instruction Extensions
    4. 1.4  On-Chip Memory
      1. 1.4.1 SRAM
      2. 1.4.2 FLASH
      3. 1.4.3 ROM
    5. 1.5  Power Supply System
      1. 1.5.1 VDDS
      2. 1.5.2 VDDIO
      3. 1.5.3 VDDR
      4. 1.5.4 VDDD Digital Core Supply
      5. 1.5.5 DC/DC Converter
    6. 1.6  Radio
    7. 1.7  Hardware Security Module
    8. 1.8  AES 128-Bit Cryptographic Accelerator
    9. 1.9  System Timer (SYSTIM)
    10. 1.10 General Purpose Timers (LGPT)
    11. 1.11 Always-ON (AON) or Ultra-Low Leakage (ULL) Domain
      1. 1.11.1 Watchdog Timer
      2. 1.11.2 Battery and Temperature Monitor
      3. 1.11.3 Voltage Glitch Monitor (VGM)
      4. 1.11.4 Real-Time Clock (RTC)
      5. 1.11.5 Low Power Comparator
    12. 1.12 Direct Memory Access
    13. 1.13 System Control and Clock
    14. 1.14 Communication Peripherals
      1. 1.14.1 UART
      2. 1.14.2 I2C
      3. 1.14.3 SPI
      4. 1.14.4 CAN-FD
      5. 1.14.5 I2S
    15. 1.15 Programmable I/Os
    16. 1.16 Algorithm Processing Unit (APU)
    17. 1.17 Serial Wire Debug (SWD)
  4. Arm® Cortex®-M33 Processor
    1. 2.1 Arm® Cortex®-M33 Processor Introduction
    2. 2.2 M33 Instantiation Parameters
    3. 2.3 Arm® Cortex®-M33 System Peripheral Details
      1. 2.3.1 Floating Point Unit (FPU)
      2. 2.3.2 Memory Protection Unit (MPU)
      3. 2.3.3 Digital Signal Processing (DSP)
      4. 2.3.4 Security Attribution Unit (SAU)
      5. 2.3.5 System Timer (SysTick)
      6. 2.3.6 Nested Vectored Interrupt Controller (NVIC)
      7. 2.3.7 System Control Block (SCB)
      8. 2.3.8 System Control Space (SCS)
    4. 2.4 CPU Sub-System Peripheral Details
      1. 2.4.1 Trace Port Interface Unit (TPIU)
      2. 2.4.2 DAP Bridge and Debug Authentication
      3. 2.4.3 Implementation Defined Attribution Unit (IDAU)
      4. 2.4.4 Custom Datapath Extension (CDE)
    5. 2.5 Programming Model
      1. 2.5.1 Modes of Operation and Execution
        1. 2.5.1.1 Security States
        2. 2.5.1.2 Operating Modes
        3. 2.5.1.3 Operating States
        4. 2.5.1.4 Privileged Access and Unprivileged User Access
      2. 2.5.2 Instruction Set Summary
      3. 2.5.3 Memory Model
        1. 2.5.3.1 Private Peripheral Bus
        2. 2.5.3.2 Unaligned Accesses
      4. 2.5.4 Processor Core Registers Summary
      5. 2.5.5 Exceptions
        1. 2.5.5.1 Exception Handling and Prioritization
    6. 2.6 TrustZone-M
      1. 2.6.1 Overview
      2. 2.6.2 M33 Configuration
      3. 2.6.3 Description of Elements
        1. 2.6.3.1 IDAU (Implementation Defined Attribution Unit)
          1. 2.6.3.1.1 Expected Use
        2. 2.6.3.2 Gaskets
          1. 2.6.3.2.1 Periphery Gasket
          2. 2.6.3.2.2 Controller Gasket
        3. 2.6.3.3 Memories
        4. 2.6.3.4 TCM
      4. 2.6.4 TCM Registers
    7. 2.7 Arm® Cortex®-M33 Registers
      1. 2.7.1  CPU_ROM_TABLE Registers
      2. 2.7.2  TPIU Registers
      3. 2.7.3  DCB Registers
      4. 2.7.4  DIB Registers
      5. 2.7.5  DWT Registers
      6. 2.7.6  FPB Registers
      7. 2.7.7  FPE Registers
      8. 2.7.8  ICB Registers
      9. 2.7.9  ITM Registers
      10. 2.7.10 MPU Registers
      11. 2.7.11 NVIC Registers
      12. 2.7.12 SAU Registers
      13. 2.7.13 SCB Registers
      14. 2.7.14 SYSTIMER Registers
      15. 2.7.15 SYSTICK Registers
      16. 2.7.16 Clock Control
      17. 2.7.17 Protocol Descriptions
      18. 2.7.18 Reset Considerations
        1. 2.7.18.1 Hardware Reset Considerations
      19. 2.7.19 Initialization
      20. 2.7.20 Interrupt and Event Support
        1. 2.7.20.1 Connection to Event Fabric
      21. 2.7.21 Power Management
  5. Memory Map
    1. 3.1 Memory Map
  6. Interrupts and Events
    1. 4.1 Exception Model
      1. 4.1.1 Exception States
      2. 4.1.2 Exception Types
      3. 4.1.3 Exception Handlers
      4. 4.1.4 Vector Table
      5. 4.1.5 Exception Priorities
      6. 4.1.6 Interrupt Priority Grouping
      7. 4.1.7 Exception Entry and Return
        1. 4.1.7.1 Exception Entry
        2. 4.1.7.2 Exception Return
    2. 4.2 Fault Handling
      1. 4.2.1 Fault Types
      2. 4.2.2 Fault Escalation to HardFault
      3. 4.2.3 Fault Status Registers and Fault Address Registers
      4. 4.2.4 Lockup
    3. 4.3 Security State Switches
    4. 4.4 Event Fabric
      1. 4.4.1 Introduction
      2. 4.4.2 Overview
      3. 4.4.3 Registers
      4. 4.4.4 AON Event Fabric
        1. 4.4.4.1 AON Common Input Events List
        2. 4.4.4.2 AON Event Subscribers
        3. 4.4.4.3 Power Management Controller (PMCTL)
        4. 4.4.4.4 Real Time Clock (RTC)
        5. 4.4.4.5 AON to MCU Event Fabric
      5. 4.4.5 MCU Event Fabric
        1. 4.4.5.1 Common Input Event List
        2. 4.4.5.2 MCU Event Subscribers
          1. 4.4.5.2.1 System CPU
          2. 4.4.5.2.2 Non-Maskable Interrupt (NMI)
    5. 4.5 Digital Test Bus (DTB)
    6. 4.6 EVTSVT Registers
    7. 4.7 EVTULL Registers
  7. Debug Subsystem
    1. 5.1  Introduction
    2. 5.2  Block Diagram
    3. 5.3  Overview
      1. 5.3.1 Physical Interface
      2. 5.3.2 Debug Access Ports
    4. 5.4  Debug Features
      1. 5.4.1 Processor Debug
      2. 5.4.2 Breakpoint Unit (BPU)
      3. 5.4.3 Peripheral Debug
    5. 5.5  Behavior in Low Power Modes
    6. 5.6  Restricting Debug Access
    7. 5.7  Mailbox (DSSM)
    8. 5.8  Mailbox Events
      1. 5.8.1 CPU Interrupt Event (AON_DBG_COMB)
    9. 5.9  Software Considerations
    10. 5.10 DBGSS Registers
  8. Power, Reset, and Clocking
    1. 6.1 Introduction
    2. 6.2 System CPU Modes
    3. 6.3 Supply System
      1. 6.3.1 Internal DC/DC Converter and Global LDO
    4. 6.4 Power States
      1. 6.4.1 RESET
      2. 6.4.2 SHUTDOWN
      3. 6.4.3 ACTIVE
      4. 6.4.4 IDLE
      5. 6.4.5 STANDBY
      6. 6.4.6 PMCTL Registers
    5. 6.5 Digital Power Partitioning
    6. 6.6 Clocks
      1. 6.6.1 Block Diagram
      2. 6.6.2 LF clock
        1. 6.6.2.1 LFINC Measurement Mechanism
        2. 6.6.2.2 LFINC Filtering
      3. 6.6.3 HFOSC
        1. 6.6.3.1 HFOSC Control and Qualification
        2. 6.6.3.2 HFOSC Tracking Loop
      4. 6.6.4 AFOSC
        1. 6.6.4.1 AFOSC Control and Qualification
        2. 6.6.4.2 AFOSC Tracking Loop
        3. 6.6.4.3 AFOSC Ratio
      5. 6.6.5 CLKSVT
      6. 6.6.6 CLKULL
      7. 6.6.7 CKM Registers
      8. 6.6.8 CKMD Registers
      9. 6.6.9 CLKCTL Registers
    7. 6.7 Resets
      1. 6.7.1 Watchdog Timer (WDT)
      2. 6.7.2 RTC Reset
      3. 6.7.3 LF Loss Detection
    8. 6.8 AON (REG3V3) Register Bank
  9. Internal Memory
    1. 7.1 SRAM
      1. 7.1.1 Overview
        1. 7.1.1.1 Purpose of the Peripheral
        2. 7.1.1.2 Features
        3. 7.1.1.3 Functional Block Diagram
      2. 7.1.2 Peripheral Functional Description
        1. 7.1.2.1 Parity Error Detection
          1. 7.1.2.1.1 Parity Error Debug Register
        2. 7.1.2.2 Extension Mode
        3. 7.1.2.3 Initialization
        4. 7.1.2.4 TrustZone Watermarking
      3. 7.1.3 SRAM Registers
      4. 7.1.4 SRAMCTRL Registers
    2. 7.2 VIMS
      1. 7.2.1 Overview
        1. 7.2.1.1 Purpose of the Peripheral
        2. 7.2.1.2 Features
        3. 7.2.1.3 Functional Block Diagram
      2. 7.2.2 Peripheral Functional Description
        1. 7.2.2.1 Dedicated 8KB CPU Cache
        2. 7.2.2.2 Dedicated 2KB HSM Cache
        3. 7.2.2.3 Dedicated 128-Bit Line Buffer
        4. 7.2.2.4 ROM
        5. 7.2.2.5 Flash
        6. 7.2.2.6 Auxiliary Regions
        7. 7.2.2.7 Flash Partition and Protection
          1. 7.2.2.7.1 Main Region
          2. 7.2.2.7.2 Read Protection
          3. 7.2.2.7.3 Sticky Write/Erase Protection
        8. 7.2.2.8 TrustZoneTM Watermark
        9. 7.2.2.9 Debug Access
      3. 7.2.3 VIMS Registers
    3. 7.3 FLASH
      1. 7.3.1 FLASH Registers
  10. Hardware Security Module (HSM)
    1. 8.1 Introduction
    2. 8.2 Overview
    3. 8.3 One-Time-Programmable (OTP) Controller
      1. 8.3.1 High-Level Sequence to Handle OTP Requests
    4. 8.4 Mailbox and Register Access Firewall
    5. 8.5 DMA Firewall
    6. 8.6 Coprocessor
    7. 8.7 HSM FW
      1. 8.7.1 Acquiring the Latest HSM FW
      2. 8.7.2 Programming HSM FW
      3. 8.7.3 Optional Customer Signing of HSM FW
    8. 8.8 HSM Registers
    9. 8.9 HSMCRYPTO Registers
  11. Device Boot and Bootloader
    1. 9.1 Device Boot and Programming
      1. 9.1.1 Boot Flow
      2. 9.1.2 Boot Status
      3. 9.1.3 Boot Protection/Locking Mechanisms
      4. 9.1.4 Debug and Active SWD Connections at Boot
        1. 9.1.4.1 Secure Debug and Persistent Debug
      5. 9.1.5 Flashless Test Mode and Tools Client Mode
        1. 9.1.5.1 Flashless Test Mode
        2. 9.1.5.2 Tools Client Mode
      6. 9.1.6 Retest Mode and Return-to-Factory Procedure
      7. 9.1.7 Disabling SWD Debug Port
    2. 9.2 Flash Programming
      1. 9.2.1 CCFG
      2. 9.2.2 CCFG Permissions/Restrictions that Affect Flash Programming
      3. 9.2.3 SACI Flash Programming Commands
      4. 9.2.4 Flash Programming Flows
        1. 9.2.4.1 Initial Programming of a New Device
        2. 9.2.4.2 Reprogramming of Previously Programmed Device
        3. 9.2.4.3 Add User Record on Already Programmed Device as Part of Commissioning Step
        4. 9.2.4.4 Incrementally Program Ancillary Data to MAIN Flash Sectors of a Previously Programmed Device
        5. 9.2.4.5 Reprogramming of Only the Main Flash Application of a Previously Programmed Device
    3. 9.3 Device Management Command Interface
      1. 9.3.1 SACI Communication Protocol
        1. 9.3.1.1 Host Side Protocol
        2. 9.3.1.2 Command Format
        3. 9.3.1.3 Response Format
        4. 9.3.1.4 Response Result Field
        5. 9.3.1.5 Command Sequence Tag
        6. 9.3.1.6 Host Side Timeout
      2. 9.3.2 SACI Commands
        1. 9.3.2.1 Miscellaneous Commands
          1. 9.3.2.1.1 SACI_CMD_MISC_NO_OPERATION
          2. 9.3.2.1.2 SACI_CMD_MISC_GET_DIE_ID
          3. 9.3.2.1.3 SACI_CMD_MISC_GET_CCFG_USER_REC
          4. 9.3.2.1.4 SACI_CMD_GET_SECBOOT_HSMFW_UPDATE_STATUS
          5. 9.3.2.1.5 SACI_CMD_HSM_GET_SYS_INFO
        2. 9.3.2.2 Debug Commands
          1. 9.3.2.2.1 SACI_CMD_DEBUG_EXIT_SACI_HALT
          2. 9.3.2.2.2 SACI_CMD_DEBUG_EXIT_SACI_SHUTDOWN
          3. 9.3.2.2.3 SACI_CMD_DEBUG_REQ_KEY_ID
          4. 9.3.2.2.4 SACI_CMD_DEBUG_REQ_CHALLENGE
          5. 9.3.2.2.5 SACI_CMD_DEBUG_SUBMIT_CHALLENGE_RESP
          6. 9.3.2.2.6 SACI_CMD_DEBUG_CLOSE_SESSION
          7. 9.3.2.2.7 SACI_CMD_BLDR_APP_RESET_DEVICE
          8. 9.3.2.2.8 SACI_CMD_BLDR_APP_EXIT_SACI_RUN
        3. 9.3.2.3 Flash Programming Commands
          1. 9.3.2.3.1  SACI_CMD_FLASH_ERASE_CHIP
          2. 9.3.2.3.2  SACI_CMD_FLASH_ERASE_MAIN_APP
          3. 9.3.2.3.3  SACI_CMD_FLASH_PROG_CCFG_SECTOR
          4. 9.3.2.3.4  SACI_CMD_FLASH_PROG_CCFG_USER_REC
          5. 9.3.2.3.5  SACI_CMD_FLASH_PROG_SCFG_SECTOR
          6. 9.3.2.3.6  SACI_CMD_FLASH_PROG_MAIN_SECTOR
          7. 9.3.2.3.7  SACI_CMD_FLASH_PROG_MAIN_PIPELINED
          8. 9.3.2.3.8  SACI_CMD_FLASH_VERIFY_MAIN_SECTORS
          9. 9.3.2.3.9  SACI_CMD_FLASH_VERIFY_CCFG_SECTOR
          10. 9.3.2.3.10 SACI_CMD_FLASH_VERIFY_SCFG_SECTOR
    4. 9.4 Bootloader Support
      1. 9.4.1 Bootloader v.s Secure Boot
    5. 9.5 ROM Serial Bootloader
      1. 9.5.1 ROM Serial Bootloader Interfaces
        1. 9.5.1.1 Packet Handling
          1. 9.5.1.1.1 Packet Acknowledge and Not-Acknowledge Bytes
        2. 9.5.1.2 Transport Layer
          1. 9.5.1.2.1 UART Transport
            1. 9.5.1.2.1.1 UART Baud Rate Automatic Detection
          2. 9.5.1.2.2 SPI Transport
      2. 9.5.2 ROM Serial Bootloader Parameters
      3. 9.5.3 ROM Serial Bootloader Commands
        1. 9.5.3.1 BLDR_CMD_PING
        2. 9.5.3.2 BLDR_CMD_GET_STATUS
        3. 9.5.3.3 BLDR_CMD_GET_PART_ID
        4. 9.5.3.4 BLDR_CMD_RESET
        5. 9.5.3.5 BLDR_CMD_CHIP_ERASE
        6. 9.5.3.6 BLDR_CMD_CRC32
        7. 9.5.3.7 BLDR_CMD_DOWNLOAD
        8. 9.5.3.8 BLDR_CMD_DOWNLOAD_CRC
        9. 9.5.3.9 BLDR_CMD_SEND_DATA
      4. 9.5.4 Bootloader Firmware Update Example
  12. 10Device Configuration
    1. 10.1 Guidelines for Securely Configuring Your Device
      1. 10.1.1 Enabling and Configuring Secure Boot
      2. 10.1.2 Configure Debug Access
      3. 10.1.3 Configure Flash Protections
      4. 10.1.4 Configure Device Permissions
      5. 10.1.5 Configure HSM FW Update Keys
      6. 10.1.6 Configure emSensor
    2. 10.2 Factory Configuration (FCFG)
    3. 10.3 Customer Configuration (CCFG)
    4. 10.4 Security Configuration (SCFG)
  13. 11Secure Boot
    1. 11.1  Secure Boot
    2. 11.2  Execution Flow
    3. 11.3  ROM API
      1. 11.3.1 HAPI (Hardware API)
      2. 11.3.2 Registers
    4. 11.4  Configuration
      1. 11.4.1 Slot Configuration
      2. 11.4.2 Policy
        1. 11.4.2.1 Authentication Method
        2. 11.4.2.2 Authentication Algorithm
        3. 11.4.2.3 Update Mode
          1. 11.4.2.3.1 Overwrite
          2. 11.4.2.3.2 XIP Revert Enabled/Disabled
      3. 11.4.3 Key Update Key Hash
      4. 11.4.4 Key Ring
      5. 11.4.5 Boot Seed
    5. 11.5  Generic Image Format
    6. 11.6  Application Update
      1. 11.6.1 Image Format
    7. 11.7  Secondary Secure Bootloader Update
      1. 11.7.1 Image Format
      2. 11.7.2 Update Pattern
    8. 11.8  Key Update
      1. 11.8.1 Image Format
    9. 11.9  Antirollback
    10. 11.10 Version Log (VLOG)
      1. 11.10.1 Record structure
    11. 11.11 Fallback
    12. 11.12 ROM Panic
  14. 12General Purpose Timers (LGPT)
    1. 12.1 Overview
    2. 12.2 Block Diagram
    3. 12.3 Functional Description
      1. 12.3.1  Prescaler
      2. 12.3.2  Counter
      3. 12.3.3  Target
      4. 12.3.4  Channel Input Logic
      5. 12.3.5  Channel Output Logic
      6. 12.3.6  Channel Actions
        1. 12.3.6.1 Period and Pulse Width Measurement
        2. 12.3.6.2 Clear on Zero, Toggle on Compare Repeatedly
        3. 12.3.6.3 Set on Zero, Toggle on Compare Repeatedly
      7. 12.3.7  Channel Capture Configuration
      8. 12.3.8  Channel Filters
        1. 12.3.8.1 Setting up the Channel Filters
      9. 12.3.9  Synchronize Multiple LGPT Timers
      10. 12.3.10 Interrupts, ADC Trigger, and DMA Request
    4. 12.4 Timer Modes
      1. 12.4.1 Quadrature Decoder
      2. 12.4.2 DMA
      3. 12.4.3 IR Generation
      4. 12.4.4 Fault and Park
      5. 12.4.5 Deadband
      6. 12.4.6 Deadband, Fault, and Park
      7. 12.4.7 Example Application: Brushless DC (BLDC) Motor
    5. 12.5 LGPT0 Registers
    6. 12.6 LGPT1 Registers
    7. 12.7 LGPT2 Registers
    8. 12.8 LGPT3 Registers
  15. 13Algorithm Processing Unit (APU)
    1. 13.1 Introduction
    2. 13.2 APU Related Collateral
    3. 13.3 Functional Description
    4. 13.4 APU Operation
    5. 13.5 Interrupts and Events
    6. 13.6 Data Representation
    7. 13.7 Data Memory
    8. 13.8 Software
    9. 13.9 APU Registers
  16. 14Voltage Glitch Monitor (VGM)
    1. 14.1 Overview
    2. 14.2 Features and Operation
  17. 15System Timer (SYSTIM)
    1. 15.1 Overview
    2. 15.2 Block Diagram
    3. 15.3 Functional Description
      1. 15.3.1 Common Channel Features
        1. 15.3.1.1 Compare Mode
        2. 15.3.1.2 Capture Mode
        3. 15.3.1.3 Additional Channel Arming Methods
      2. 15.3.2 Interrupts and Events
    4. 15.4 SYSTIM Registers
  18. 16Real Time Clock (RTC)
    1. 16.1 Introduction
    2. 16.2 Block Diagram
    3. 16.3 Interrupts and Events
      1. 16.3.1 Input Event
      2. 16.3.2 Output Event
      3. 16.3.3 Arming and Disarming Channels
    4. 16.4 CAPTURE and COMPARE Configurations
      1. 16.4.1 CHANNEL 0 - COMPARE CHANNEL
      2. 16.4.2 CHANNEL 1—CAPTURE CHANNEL
    5. 16.5 RTC Registers
  19. 17Low Power Comparator (SYS0)
    1. 17.1 Introduction
    2. 17.2 Block Diagram
    3. 17.3 Functional Description
      1. 17.3.1 Input Selection
      2. 17.3.2 Voltage Divider
      3. 17.3.3 Hysteresis
      4. 17.3.4 Wake-Up
    4. 17.4 SYS0 Registers
  20. 18Battery Monitor, Temperature Sensor, and DCDC Controller (PMUD)
    1. 18.1 Introduction
    2. 18.2 Functional Description
      1. 18.2.1 BATMON
      2. 18.2.2 DCDC
    3. 18.3 PMUD Registers
  21. 19Micro Direct Memory Access (µDMA)
    1. 19.1 Introduction
    2. 19.2 Block Diagram
    3. 19.3 Functional Description
      1. 19.3.1  Channel Assignments
      2. 19.3.2  Priority
      3. 19.3.3  Arbitration Size
      4. 19.3.4  Request Types
        1. 19.3.4.1 Single Request
        2. 19.3.4.2 Burst Request
      5. 19.3.5  Channel Configuration
      6. 19.3.6  Transfer Modes
        1. 19.3.6.1 Stop Mode
        2. 19.3.6.2 Basic Mode
        3. 19.3.6.3 Auto Mode
        4. 19.3.6.4 Ping-Pong Mode
        5. 19.3.6.5 Memory Scatter-Gather Mode
        6. 19.3.6.6 Peripheral Scatter-Gather Mode
      7. 19.3.7  Transfer Size and Increments
      8. 19.3.8  Peripheral Interface
      9. 19.3.9  Software Request
      10. 19.3.10 Interrupts and Errors
      11. 19.3.11 Initialization and Configuration
        1. 19.3.11.1 Module Initialization
        2. 19.3.11.2 Configuring a Memory-to-Memory Transfer
        3. 19.3.11.3 Configure the Channel Attributes
        4. 19.3.11.4 Configure the Channel Control Structure
        5. 19.3.11.5 Start the Transfer
        6. 19.3.11.6 Software Considerations
    4. 19.4 DMA Registers
  22. 20Advanced Encryption Standard (AES)
    1. 20.1 Introduction
      1. 20.1.1 AES Performance
    2. 20.2 Functional Description
      1. 20.2.1 Reset Considerations
      2. 20.2.2 Interrupt and Event Support
        1. 20.2.2.1 Interrupt Events and Requests
        2. 20.2.2.2 Connection to Event Fabric
      3. 20.2.3 µDMA
        1. 20.2.3.1 µDMA Example
    3. 20.3 Encryption and Decryption Configuration
      1. 20.3.1  CBC-MAC (Cipher Block Chaining-Message Authentication Code)
      2. 20.3.2  CBC (Cipher Block Chaining) Encryption
      3. 20.3.3  CBC Decryption
      4. 20.3.4  CTR (Counter) Encryption/Decryption
      5. 20.3.5  ECB (Electronic Code Book) Encryption
      6. 20.3.6  ECB Decryption
      7. 20.3.7  CFB (Cipher Feedback) Encryption
      8. 20.3.8  CFB Decryption
      9. 20.3.9  OFB (Open Feedback) Encryption
      10. 20.3.10 OFB Decryption
      11. 20.3.11 PCBC (Propagating Cipher Block Chaining) Encryption
      12. 20.3.12 PCBC Decryption
      13. 20.3.13 CTR-DRBG (Counter-Deterministic Random Bit Generator)
      14. 20.3.14 CCM
    4. 20.4 AES Registers
    5. 20.5 CRYPTO Registers
  23. 21Analog to Digital Converter (ADC)
    1. 21.1 Overview
    2. 21.2 Block Diagram
    3. 21.3 Functional Description
      1. 21.3.1  ADC Core
      2. 21.3.2  Voltage Reference Options
      3. 21.3.3  Resolution Modes
      4. 21.3.4  ADC Clocking
      5. 21.3.5  Power Down Behavior
      6. 21.3.6  Sampling Trigger Sources and Sampling Modes
        1. 21.3.6.1 AUTO Sampling Mode
        2. 21.3.6.2 MANUAL Sampling Mode
      7. 21.3.7  Sampling Period
      8. 21.3.8  Conversion Modes
      9. 21.3.9  ADC Data Format
      10. 21.3.10 Status Register
      11. 21.3.11 ADC Events
        1. 21.3.11.1 CPU Interrupt Event Publisher (INT_EVENT0)
        2. 21.3.11.2 Generic Event Publisher (INT_EVENT1)
        3. 21.3.11.3 DMA Trigger Event Publisher (INT_EVENT2)
        4. 21.3.11.4 Generic Event Subscriber
    4. 21.4 Advanced Features
      1. 21.4.1 Window Comparator
      2. 21.4.2 DMA & FIFO Operation
        1. 21.4.2.1 DMA/CPU Operation in Non-FIFO Mode (FIFOEN=0)
        2. 21.4.2.2 DMA/CPU Operation in FIFO Mode (FIFOEN=1)
        3. 21.4.2.3 DMA/CPU Operation Summary Matrix
      3. 21.4.3 Ad-hoc Single Conversion
    5. 21.5 ADC Registers
  24. 22I/O Controller (IOC)
    1. 22.1  Introduction
    2. 22.2  Block Diagram
    3. 22.3  I/O Mapping and Configuration
      1. 22.3.1 Basic I/O Mapping
      2. 22.3.2 Radio GPO
      3. 22.3.3 Pin Mapping
      4. 22.3.4 DTB Muxing
    4. 22.4  Edge Detection
    5. 22.5  GPIO
    6. 22.6  I/O Pins
    7. 22.7  Unused Pins
    8. 22.8  Debug Configuration
    9. 22.9  IOC Registers
    10. 22.10 GPIO Registers
  25. 23Universal Asynchronous Receiver/Transmitter (UART-LIN)
    1. 23.1 Introduction
    2. 23.2 Block Diagram
    3. 23.3 UART Functional Description
      1. 23.3.1 Transmit and Receive Logic
      2. 23.3.2 Baud Rate Generation
      3. 23.3.3 FIFO Operation
        1. 23.3.3.1 FIFO Remapping
      4. 23.3.4 Data Transmission
      5. 23.3.5 Flow Control
      6. 23.3.6 IrDA Encoding and Decoding
      7. 23.3.7 Interrupts
      8. 23.3.8 Loopback Operation
    4. 23.4 UART-LIN Specification
      1. 23.4.1 Break transmission in UART mode
      2. 23.4.2 Break reception in UART mode
      3. 23.4.3 Break/Synch transmission in LIN mode
      4. 23.4.4 Break/Synch reception in LIN mode
      5. 23.4.5 Dormant mode operation
      6. 23.4.6 Wakeup signal generation
      7. 23.4.7 Wakeup signal detection when device is in active/idle modes
      8. 23.4.8 Wakeup signal detection when device is in standby mode
    5. 23.5 Interface to µDMA
    6. 23.6 Initialization and Configuration
    7. 23.7 UART Registers
  26. 24Serial Peripheral Interface (SPI)
    1. 24.1 Overview
      1. 24.1.1 Features
      2. 24.1.2 Block Diagram
    2. 24.2 Signal Description
    3. 24.3 Functional Description
      1. 24.3.1  Clock Control
      2. 24.3.2  FIFO Operation
        1. 24.3.2.1 Transmit FIFO
        2. 24.3.2.2 Repeated Transmit Operation
        3. 24.3.2.3 Receive FIFO
        4. 24.3.2.4 FIFO Flush
      3. 24.3.3  Interrupts
      4. 24.3.4  Data Format
      5. 24.3.5  Delayed Data Sampling
      6. 24.3.6  Chip Select Control
      7. 24.3.7  Command Data Control
      8. 24.3.8  Protocol Descriptions
        1. 24.3.8.1 Motorola SPI Frame Format
        2. 24.3.8.2 Texas Instruments Synchronous Serial Frame Format
        3. 24.3.8.3 MICROWIRE Frame Format
      9. 24.3.9  CRC Configuration
      10. 24.3.10 Auto CRC Functionality
      11. 24.3.11 Auto Header Functionality
      12. 24.3.12 SPI Status
      13. 24.3.13 Debug Halt
    4. 24.4 µDMA Operation
    5. 24.5 Initialization and Configuration
    6. 24.6 SPI Registers
  27. 25Inter-Integrated Circuit (I2C)
    1. 25.1 Introduction
    2. 25.2 Block Diagram
    3. 25.3 Functional Description
      1. 25.3.1 Functional Overview
        1. 25.3.1.1 Start and Stop Conditions
        2. 25.3.1.2 Data Format with 7-Bit Address
        3. 25.3.1.3 Data Validity
        4. 25.3.1.4 Acknowledge
        5. 25.3.1.5 Arbitration
      2. 25.3.2 Available Speed Modes
      3. 25.3.3 Interrupts
        1. 25.3.3.1 I2C Controller Interrupts
        2. 25.3.3.2 I2C Target Interrupts
      4. 25.3.4 Loopback Operation
      5. 25.3.5 Command Sequence Flowcharts
        1. 25.3.5.1 I2C Controller Command Sequences
        2. 25.3.5.2 I2C Target Command Sequences
    4. 25.4 Initialization and Configuration
    5. 25.5 I2C Registers
  28. 26Inter-IC Sound (I2S)
    1. 26.1  Introduction
    2. 26.2  Block Diagram
    3. 26.3  Clock Architecture
    4. 26.4  Signal Descriptions
    5. 26.5  Functional Description
      1. 26.5.1 Pin Configuration
      2. 26.5.2 Serial Format Configuration
      3. 26.5.3 I2S Format Schematic
        1. 26.5.3.1 Register Configuration
      4. 26.5.4 Left-Justified (LJF)
        1. 26.5.4.1 Register Configuration
      5. 26.5.5 Right-Justified (RJF)
        1. 26.5.5.1 Register Configuration
      6. 26.5.6 DSP
        1. 26.5.6.1 Register Configuration
      7. 26.5.7 Clock Configuration
    6. 26.6  Memory Interface
      1. 26.6.1 Sample Word Length
      2. 26.6.2 Padding Mechanism
      3. 26.6.3 Channel Mapping
      4. 26.6.4 Sample Storage in Memory
      5. 26.6.5 DMA Operation
        1. 26.6.5.1 Start-Up
        2. 26.6.5.2 Operation
        3. 26.6.5.3 Shutdown
    7. 26.7  Samplestamp Generator
      1. 26.7.1 Samplestamp Counters
      2. 26.7.2 Start-Up Triggers
      3. 26.7.3 Samplestamp Capture
      4. 26.7.4 Achieving Constant Audio Latency
    8. 26.8  Error Detection
    9. 26.9  Usage
      1. 26.9.1 Start-Up Sequence
      2. 26.9.2 Shutdown Sequence
    10. 26.10 I2S Configuration Guideline
    11. 26.11 I2S Registers
  29. 27CAN-FD
    1. 27.1 Introduction
    2. 27.2 Functions
    3. 27.3 MCAN Subsystem
    4. 27.4 MCAN Functional Description
      1. 27.4.1 Operating Modes
        1. 27.4.1.1 Software Initialization
        2. 27.4.1.2 Normal Operation
        3. 27.4.1.3 CAN FD Operation
        4. 27.4.1.4 Transmitter Delay Compensation
          1. 27.4.1.4.1 Description
          2. 27.4.1.4.2 Transmitter Delay Compensation Measurement
        5. 27.4.1.5 Restricted Operation Mode
        6. 27.4.1.6 Bus Monitoring Mode
        7. 27.4.1.7 Disabled Automatic Retransmission
          1. 27.4.1.7.1 Frame Transmission in DAR Mode
        8. 27.4.1.8 Power Down (Sleep Mode)
          1. 27.4.1.8.1 MCAN Clock Stop and Wake Operations
          2. 27.4.1.8.2 MCAN Debug Suspend Operation
        9. 27.4.1.9 Test Modes
          1. 27.4.1.9.1 External Loop Back Mode
          2. 27.4.1.9.2 Internal Loop Back Mode
      2. 27.4.2 Timestamp Generation
        1. 27.4.2.1 External Timestamp Counter
        2. 27.4.2.2 Block Diagram
      3. 27.4.3 Timeout Counter
      4. 27.4.4 Rx Handling
        1. 27.4.4.1 Acceptance Filtering
          1. 27.4.4.1.1 Range Filter
          2. 27.4.4.1.2 Filter for specific IDs
          3. 27.4.4.1.3 Classic Bit Mask Filter
          4. 27.4.4.1.4 Standard Message ID Filtering
          5. 27.4.4.1.5 Extended Message ID Filtering
        2. 27.4.4.2 Rx FIFOs
          1. 27.4.4.2.1 Rx FIFO Blocking Mode
          2. 27.4.4.2.2 Rx FIFO Overwrite Mode
        3. 27.4.4.3 Dedicated Rx Buffers
          1. 27.4.4.3.1 Rx Buffer Handling
        4. 27.4.4.4 Debug on CAN Support
          1. 27.4.4.4.1 Filtering for Debug Messages
          2. 27.4.4.4.2 Debug Message Handling
      5. 27.4.5 Tx Handling
        1. 27.4.5.1 Transmit Pause
        2. 27.4.5.2 Dedicated Tx Buffers
        3. 27.4.5.3 Tx FIFO
        4. 27.4.5.4 Tx Queue
        5. 27.4.5.5 Mixed Dedicated Tx Buffers / Tx FIFO
        6. 27.4.5.6 Mixed Dedicated Tx Buffers / Tx Queue
        7. 27.4.5.7 Transmit Cancellation
        8. 27.4.5.8 Tx Event Handling
      6. 27.4.6 FIFO Acknowledge Handling
      7. 27.4.7 MCAN Message RAM
        1. 27.4.7.1 Message RAM Configuration
        2. 27.4.7.2 Rx Buffer and FIFO Element
        3. 27.4.7.3 Tx Buffer Element
        4. 27.4.7.4 Tx Event FIFO Element
        5. 27.4.7.5 Standard Message ID Filter Element
        6. 27.4.7.6 Extended Message ID Filter Element
      8. 27.4.8 Interrupt Requests
    5. 27.5 CC27xx MCAN Wrapper
    6. 27.6 MCAN Clock Enable
    7. 27.7 Additional Notes
    8. 27.8 CANFD Registers
  30. 28Radio
    1. 28.1  Introduction
    2. 28.2  Block Diagram
    3. 28.3  Overview
      1. 28.3.1 Radio Sub-Domains
      2. 28.3.2 Radio RAMs
      3. 28.3.3 Doorbell (DBELL)
        1. 28.3.3.1 Interrupts
        2. 28.3.3.2 GPIO Control
        3. 28.3.3.3 SYSTIM Interface
    4. 28.4  Radio Usage Model
      1. 28.4.1 CRC and Whitening
    5. 28.5  LRFDDBELL Registers
    6. 28.6  LRFDMDM32 Registers
    7. 28.7  LRFDPBE Registers
    8. 28.8  LRFDPBE32 Registers
    9. 28.9  LRFDRFE Registers
    10. 28.10 LRFDRFE32 Registers
    11. 28.11 LRFDRXF Registers
    12. 28.12 LRFDS2R Registers
    13. 28.13 LRFDTRC Registers
    14. 28.14 LRFDTXF Registers
  31. 29Revision History

APU Registers

Table 13-2 lists the memory-mapped registers for the APU registers. All register offset addresses not listed in Table 13-2 should be considered as reserved locations and the register contents should not be modified.

Table 13-2 APU Registers
OffsetAcronymRegister NameSection
0hDESCIP DescriptionSection 13.9.1
44hIMASKInterrupt mask registerSection 13.9.2
48hRISRaw interrupt flag registerSection 13.9.3
4ChMISMasked interrupt flag registerSection 13.9.4
50hISETInterrupt flag set registerSection 13.9.5
54hICLRInterrupt flag clear registerSection 13.9.6
58hIMSETInterrupt mask set registerSection 13.9.7
5ChIMCLRInterrupt mask clear registerSection 13.9.8
800hENABLEInternal. Only to be used through TI provided API.Section 13.9.9
804hFWSRCInternal. Only to be used through TI provided API.Section 13.9.10
808hINITInternal. Only to be used through TI provided API.Section 13.9.11
80ChPDREQInternal. Only to be used through TI provided API.Section 13.9.12
810hAPIInternal. Only to be used through TI provided API.Section 13.9.13
814hMSGBOXInternal. Only to be used through TI provided API.Section 13.9.14
818hCMDPAR0Internal. Only to be used through TI provided API.Section 13.9.15
81ChCMDPAR1Internal. Only to be used through TI provided API.Section 13.9.16
820hCMDPAR2Internal. Only to be used through TI provided API.Section 13.9.17
824hCMDPAR3Internal. Only to be used through TI provided API.Section 13.9.18
828hCMDPAR4Internal. Only to be used through TI provided API.Section 13.9.19
82ChCMDPAR5Internal. Only to be used through TI provided API.Section 13.9.20
830hSTROBESInternal. Only to be used through TI provided API.Section 13.9.21
834hIRQInternal. Only to be used through TI provided API.Section 13.9.22
838hEVTInternal. Only to be used through TI provided API.Section 13.9.23
83ChEVTMSKInternal. Only to be used through TI provided API.Section 13.9.24
840hEVTCLRInternal. Only to be used through TI provided API.Section 13.9.25
844hGPOInternal. Only to be used through TI provided API.Section 13.9.26
848hGPOEInternal. Only to be used through TI provided API.Section 13.9.27
84ChGPIInternal. Only to be used through TI provided API.Section 13.9.28
850hTRCCTLInternal. Only to be used through TI provided API.Section 13.9.29
854hTRCSTATInternal. Only to be used through TI provided API.Section 13.9.30
858hTRCCMDInternal. Only to be used through TI provided API.Section 13.9.31
85ChTRCPAR0Internal. Only to be used through TI provided API.Section 13.9.32
860hTRCPAR1Internal. Only to be used through TI provided API.Section 13.9.33
864hTIMCTLInternal. Only to be used through TI provided API.Section 13.9.34
868hTIMINCInternal. Only to be used through TI provided API.Section 13.9.35
86ChTIMPERInternal. Only to be used through TI provided API.Section 13.9.36
870hTIMCNTInternal. Only to be used through TI provided API.Section 13.9.37
874hTIMCAPTInternal. Only to be used through TI provided API.Section 13.9.38
878hLSECTLInternal. Only to be used through TI provided API.Section 13.9.39
87ChLSESTARTInternal. Only to be used through TI provided API.Section 13.9.40
880hLSEBASESRCAInternal. Only to be used through TI provided API.Section 13.9.41
884hLSEMODESRCAInternal. Only to be used through TI provided API.Section 13.9.42
888hLSESUBMODESRCAInternal. Only to be used through TI provided API.Section 13.9.43
88ChLSENSRCAInternal. Only to be used through TI provided API.Section 13.9.44
890hLSEMSRCAInternal. Only to be used through TI provided API.Section 13.9.45
894hLSEELEMENTSRCAInternal. Only to be used through TI provided API.Section 13.9.46
898hLSESTRIDESRCAInternal. Only to be used through TI provided API.Section 13.9.47
89ChLSEBASEDSTAInternal. Only to be used through TI provided API.Section 13.9.48
8A0hLSEMODEDSTAInternal. Only to be used through TI provided API.Section 13.9.49
8A4hLSESUBMODEDSTAInternal. Only to be used through TI provided API.Section 13.9.50
8A8hLSENDSTAInternal. Only to be used through TI provided API.Section 13.9.51
8AChLSEMDSTAInternal. Only to be used through TI provided API.Section 13.9.52
8B0hLSEELEMENTDSTAInternal. Only to be used through TI provided API.Section 13.9.53
8B4hLSESTRIDEDSTAInternal. Only to be used through TI provided API.Section 13.9.54
8B8hLSEBASESRCBInternal. Only to be used through TI provided API.Section 13.9.55
8BChLSEMODESRCBInternal. Only to be used through TI provided API.Section 13.9.56
8C0hLSESUBMODESRCBInternal. Only to be used through TI provided API.Section 13.9.57
8C4hLSENSRCBInternal. Only to be used through TI provided API.Section 13.9.58
8C8hLSEMSRCBInternal. Only to be used through TI provided API.Section 13.9.59
8CChLSEELEMENTSRCBInternal. Only to be used through TI provided API.Section 13.9.60
8D0hLSESTRIDESRCBInternal. Only to be used through TI provided API.Section 13.9.61
8D4hLSEBASEDSTBInternal. Only to be used through TI provided API.Section 13.9.62
8D8hLSEMODEDSTBInternal. Only to be used through TI provided API.Section 13.9.63
8DChLSESUBMODEDSTBInternal. Only to be used through TI provided API.Section 13.9.64
8E0hLSENDSTBInternal. Only to be used through TI provided API.Section 13.9.65
8E4hLSEMDSTBInternal. Only to be used through TI provided API.Section 13.9.66
8E8hLSEELEMENTDSTBInternal. Only to be used through TI provided API.Section 13.9.67
8EChLSESTRIDEDSTBInternal. Only to be used through TI provided API.Section 13.9.68
8F0hXBAR0Internal. Only to be used through TI provided API.Section 13.9.69
8F4hXBAR1Internal. Only to be used through TI provided API.Section 13.9.70
8F8hXBAR2Internal. Only to be used through TI provided API.Section 13.9.71
8FChR2CInternal. Only to be used through TI provided API.Section 13.9.72
900hFMUL0Internal. Only to be used through TI provided API.Section 13.9.73
904hFMUL1Internal. Only to be used through TI provided API.Section 13.9.74
908hUCRDInternal. Only to be used through TI provided API.Section 13.9.75
90ChADDSUBInternal. Only to be used through TI provided API.Section 13.9.76
910hADDSUBDECACCInternal. Only to be used through TI provided API.Section 13.9.77
914hADDSUBSTATInternal. Only to be used through TI provided API.Section 13.9.78
918hMAXMINInternal. Only to be used through TI provided API.Section 13.9.79
91ChMAXMINDECACCInternal. Only to be used through TI provided API.Section 13.9.80
920hMAXMININDEXInternal. Only to be used through TI provided API.Section 13.9.81
924hFX2FPInternal. Only to be used through TI provided API.Section 13.9.82
928hFX2FPRInternal. Only to be used through TI provided API.Section 13.9.83
92ChFX2FPCONVRInternal. Only to be used through TI provided API.Section 13.9.84
930hFDIVInternal. Only to be used through TI provided API.Section 13.9.85
934hFDIVSTATInternal. Only to be used through TI provided API.Section 13.9.86
C00hCFGInternal. Only to be used through TI provided API.Section 13.9.87
C04hCH1CMDInternal. Only to be used through TI provided API.Section 13.9.88
C08hCH2CMDInternal. Only to be used through TI provided API.Section 13.9.89
C0ChCH3CMDInternal. Only to be used through TI provided API.Section 13.9.90
C14hCH1PAR01Internal. Only to be used through TI provided API.Section 13.9.91
C18hCH2PAR01Internal. Only to be used through TI provided API.Section 13.9.92
C1ChCH3PAR01Internal. Only to be used through TI provided API.Section 13.9.93
C24hCH1PAR23Internal. Only to be used through TI provided API.Section 13.9.94
C28hCH2PAR23Internal. Only to be used through TI provided API.Section 13.9.95
C2ChCH3PAR23Internal. Only to be used through TI provided API.Section 13.9.96

Complex bit access types are encoded to fit into small table cells. Table 13-3 shows the codes that are used for access types in this section.

Table 13-3 APU Access Type Codes
Access TypeCodeDescription
Read Type
RRRead
Write Type
WWWrite
Reset or Default Value
-nValue after reset or the default value

13.9.1 DESC Register (Offset = 0h) [Reset = 00000000h]

DESC is shown in Table 13-4.

Return to the Summary Table.

IP Description

Table 13-4 DESC Register Field Descriptions
BitFieldTypeResetDescription
31-16MODIDR784EhModule identifier
15-12STDIPOFFR1hStandard IP MMR block offset
11-8RESERVEDR0hReserved
7-4MAJREVR0hMajor revision
3-0MINREVR0hMinor revision

13.9.2 IMASK Register (Offset = 44h) [Reset = 00000000h]

IMASK is shown in Table 13-5.

Return to the Summary Table.

Interrupt mask register

Table 13-5 IMASK Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3MSGBOXR/W0hHardware defined interrupt triggered on msgbox write.
  • 0h = The bit is 0
  • 1h = The bit is 1
2SOFT2R/W0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
1SOFT1R/W0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
0APIR/W0hAPU API finished mask.
  • 0h = The bit is 0
  • 1h = The bit is 1

13.9.3 RIS Register (Offset = 48h) [Reset = 00000000h]

RIS is shown in Table 13-6.

Return to the Summary Table.

Raw interrupt flag register

Table 13-6 RIS Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3MSGBOXR0hHardware defined interrupt triggered on msgbox write.
  • 0h = The bit is 0
  • 1h = The bit is 1
2SOFT2R0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
1SOFT1R0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
0APIR0hAPU API finished. This flag is set when an API call is finished.
  • 0h = The bit is 0
  • 1h = The bit is 1

13.9.4 MIS Register (Offset = 4Ch) [Reset = 00000000h]

MIS is shown in Table 13-7.

Return to the Summary Table.

Masked interrupt flag register

Table 13-7 MIS Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3MSGBOXR0hHardware defined interrupt triggered on msgbox write.
  • 0h = The bit is 0
  • 1h = The bit is 1
2SOFT2R0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
1SOFT1R0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
0APIR0hAPU API finished masked interrupt status.
  • 0h = The bit is 0
  • 1h = The bit is 1

13.9.5 ISET Register (Offset = 50h) [Reset = 00000000h]

ISET is shown in Table 13-8.

Return to the Summary Table.

Interrupt flag set register

Table 13-8 ISET Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3MSGBOXW0hHardware defined interrupt triggered on msgbox write.
  • 0h = The bit is 0
  • 1h = The bit is 1
2SOFT2W0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
1SOFT1W0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
0APIW0hSet the APU API finish interrupt.
  • 0h = The bit is 0
  • 1h = The bit is 1

13.9.6 ICLR Register (Offset = 54h) [Reset = 00000000h]

ICLR is shown in Table 13-9.

Return to the Summary Table.

Interrupt flag clear register

Table 13-9 ICLR Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3MSGBOXW0hHardware defined interrupt triggered on msgbox write.
  • 0h = The bit is 0
  • 1h = The bit is 1
2SOFT2W0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
1SOFT1W0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
0APIW0hClear the APU API finish interrupt.
  • 0h = The bit is 0
  • 1h = The bit is 1

13.9.7 IMSET Register (Offset = 58h) [Reset = 00000000h]

IMSET is shown in Table 13-10.

Return to the Summary Table.

Interrupt mask set register

Table 13-10 IMSET Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3MSGBOXW0hHardware defined interrupt triggered on msgbox write.
  • 0h = The bit is 0
  • 1h = The bit is 1
2SOFT2W0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
1SOFT1W0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
0APIW0hSet the APU API finish mask.
  • 0h = The bit is 0
  • 1h = The bit is 1

13.9.8 IMCLR Register (Offset = 5Ch) [Reset = 00000000h]

IMCLR is shown in Table 13-11.

Return to the Summary Table.

Interrupt mask clear register

Table 13-11 IMCLR Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3MSGBOXW0hHardware defined interrupt triggered on msgbox write.
  • 0h = The bit is 0
  • 1h = The bit is 1
2SOFT2W0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
1SOFT1W0hSoftware defined interrupt. Not in use.
  • 0h = The bit is 0
  • 1h = The bit is 1
0APIW0hClear the APU API finish mask.
  • 0h = The bit is 0
  • 1h = The bit is 1

13.9.9 ENABLE Register (Offset = 800h) [Reset = 00000000h]

ENABLE is shown in Table 13-12.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-12 ENABLE Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR0hReserved
1LSER/W0hInternal. Only to be used through TI provided API.
0TOPSMR/W0hInternal. Only to be used through TI provided API.

13.9.10 FWSRC Register (Offset = 804h) [Reset = 00000000h]

FWSRC is shown in Table 13-13.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-13 FWSRC Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0BANKR/W0hInternal. Only to be used through TI provided API.

13.9.11 INIT Register (Offset = 808h) [Reset = 00000000h]

INIT is shown in Table 13-14.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-14 INIT Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR0hReserved
8FDIVW0hInternal. Only to be used through TI provided API.
7MAXMINW0hInternal. Only to be used through TI provided API.
6ADDSUBW0hInternal. Only to be used through TI provided API.
5UCRDW0hInternal. Only to be used through TI provided API.
4FMUL1W0hInternal. Only to be used through TI provided API.
3FMUL0W0hInternal. Only to be used through TI provided API.
2ARBITERW0hInternal. Only to be used through TI provided API.
1LSEW0hInternal. Only to be used through TI provided API.
0TOPSMW0hInternal. Only to be used through TI provided API.

13.9.12 PDREQ Register (Offset = 80Ch) [Reset = 00000000h]

PDREQ is shown in Table 13-15.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-15 PDREQ Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0TOPSMPDREQR/W0hInternal. Only to be used through TI provided API.

13.9.13 API Register (Offset = 810h) [Reset = 00000000h]

API is shown in Table 13-16.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-16 API Register Field Descriptions
BitFieldTypeResetDescription
31-5RESERVEDR0hReserved
4-0CMDR/W0hInternal. Only to be used through TI provided API.

13.9.14 MSGBOX Register (Offset = 814h) [Reset = 00000000h]

MSGBOX is shown in Table 13-17.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-17 MSGBOX Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.15 CMDPAR0 Register (Offset = 818h) [Reset = 00000000h]

CMDPAR0 is shown in Table 13-18.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-18 CMDPAR0 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.16 CMDPAR1 Register (Offset = 81Ch) [Reset = 00000000h]

CMDPAR1 is shown in Table 13-19.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-19 CMDPAR1 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.17 CMDPAR2 Register (Offset = 820h) [Reset = 00000000h]

CMDPAR2 is shown in Table 13-20.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-20 CMDPAR2 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.18 CMDPAR3 Register (Offset = 824h) [Reset = 00000000h]

CMDPAR3 is shown in Table 13-21.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-21 CMDPAR3 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.19 CMDPAR4 Register (Offset = 828h) [Reset = 00000000h]

CMDPAR4 is shown in Table 13-22.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-22 CMDPAR4 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.20 CMDPAR5 Register (Offset = 82Ch) [Reset = 00000000h]

CMDPAR5 is shown in Table 13-23.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-23 CMDPAR5 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.21 STROBES Register (Offset = 830h) [Reset = 00000000h]

STROBES is shown in Table 13-24.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-24 STROBES Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0S0W0hInternal. Only to be used through TI provided API.

13.9.22 IRQ Register (Offset = 834h) [Reset = 00000000h]

IRQ is shown in Table 13-25.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-25 IRQ Register Field Descriptions
BitFieldTypeResetDescription
31-3RESERVEDR0hReserved
2SOFT2W0hInternal. Only to be used through TI provided API.
1SOFT1W0hInternal. Only to be used through TI provided API.
0SOFT0W0hInternal. Only to be used through TI provided API.

13.9.23 EVT Register (Offset = 838h) [Reset = 00000000h]

EVT is shown in Table 13-26.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-26 EVT Register Field Descriptions
BitFieldTypeResetDescription
31-5RESERVEDR0hReserved
4LSEPUSHFINISHR0hInternal. Only to be used through TI provided API.
3LSEPULLFINISHR0hInternal. Only to be used through TI provided API.
2COUNTERR0hInternal. Only to be used through TI provided API.
1TIMERR0hInternal. Only to be used through TI provided API.
0APIR0hInternal. Only to be used through TI provided API.

13.9.24 EVTMSK Register (Offset = 83Ch) [Reset = 00000000h]

EVTMSK is shown in Table 13-27.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-27 EVTMSK Register Field Descriptions
BitFieldTypeResetDescription
31-5RESERVEDR0hReserved
4LSEPUSHFINISHR/W0hInternal. Only to be used through TI provided API.
3LSEPULLFINISHR/W0hInternal. Only to be used through TI provided API.
2COUNTERR/W0hInternal. Only to be used through TI provided API.
1TIMERR/W0hInternal. Only to be used through TI provided API.
0APIR/W0hInternal. Only to be used through TI provided API.

13.9.25 EVTCLR Register (Offset = 840h) [Reset = 00000000h]

EVTCLR is shown in Table 13-28.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-28 EVTCLR Register Field Descriptions
BitFieldTypeResetDescription
31-5RESERVEDR0hReserved
4LSEPUSHFINISHW0hInternal. Only to be used through TI provided API.
3LSEPULLFINISHW0hInternal. Only to be used through TI provided API.
2COUNTERW0hInternal. Only to be used through TI provided API.
1TIMERW0hInternal. Only to be used through TI provided API.
0APIW0hInternal. Only to be used through TI provided API.

13.9.26 GPO Register (Offset = 844h) [Reset = 00000000h]

GPO is shown in Table 13-29.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-29 GPO Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7GPO7R/W0hInternal. Only to be used through TI provided API.
6GPO6R/W0hInternal. Only to be used through TI provided API.
5GPO5R/W0hInternal. Only to be used through TI provided API.
4GPO4R/W0hInternal. Only to be used through TI provided API.
3GPO3R/W0hInternal. Only to be used through TI provided API.
2GPO2R/W0hInternal. Only to be used through TI provided API.
1GPO1R/W0hInternal. Only to be used through TI provided API.
0GPO0R/W0hInternal. Only to be used through TI provided API.

13.9.27 GPOE Register (Offset = 848h) [Reset = 00000000h]

GPOE is shown in Table 13-30.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-30 GPOE Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7GPOE7R/W0hInternal. Only to be used through TI provided API.
6GPOE6R/W0hInternal. Only to be used through TI provided API.
5GPOE5R/W0hInternal. Only to be used through TI provided API.
4GPOE4R/W0hInternal. Only to be used through TI provided API.
3GPOE3R/W0hInternal. Only to be used through TI provided API.
2GPOE2R/W0hInternal. Only to be used through TI provided API.
1GPOE1R/W0hInternal. Only to be used through TI provided API.
0GPOE0R/W0hInternal. Only to be used through TI provided API.

13.9.28 GPI Register (Offset = 84Ch) [Reset = 00000000h]

GPI is shown in Table 13-31.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-31 GPI Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7GPI7R0hInternal. Only to be used through TI provided API.
6GPI6R0hInternal. Only to be used through TI provided API.
5GPI5R0hInternal. Only to be used through TI provided API.
4GPI4R0hInternal. Only to be used through TI provided API.
3GPI3R0hInternal. Only to be used through TI provided API.
2GPI2R0hInternal. Only to be used through TI provided API.
1GPI1R0hInternal. Only to be used through TI provided API.
0GPI0R0hInternal. Only to be used through TI provided API.

13.9.29 TRCCTL Register (Offset = 850h) [Reset = 00000000h]

TRCCTL is shown in Table 13-32.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-32 TRCCTL Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0SENDW0hInternal. Only to be used through TI provided API.

13.9.30 TRCSTAT Register (Offset = 854h) [Reset = 00000000h]

TRCSTAT is shown in Table 13-33.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-33 TRCSTAT Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0BUSYR0hInternal. Only to be used through TI provided API.

13.9.31 TRCCMD Register (Offset = 858h) [Reset = 00000000h]

TRCCMD is shown in Table 13-34.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-34 TRCCMD Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-8PARCNTR/W0hInternal. Only to be used through TI provided API.
7-0PKTHDRR/W0hInternal. Only to be used through TI provided API.

13.9.32 TRCPAR0 Register (Offset = 85Ch) [Reset = 00000000h]

TRCPAR0 is shown in Table 13-35.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-35 TRCPAR0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.33 TRCPAR1 Register (Offset = 860h) [Reset = 00000000h]

TRCPAR1 is shown in Table 13-36.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-36 TRCPAR1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.34 TIMCTL Register (Offset = 864h) [Reset = 00000000h]

TIMCTL is shown in Table 13-37.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-37 TIMCTL Register Field Descriptions
BitFieldTypeResetDescription
31-14RESERVEDR0hReserved
13-8CPTSRCR/W0hInternal. Only to be used through TI provided API.
7CPTCTLR/W0hInternal. Only to be used through TI provided API.
6-5CNTRSRCR/W0hInternal. Only to be used through TI provided API.
4CNTRCLRR/W0hInternal. Only to be used through TI provided API.
3CNTRCTLR/W0hInternal. Only to be used through TI provided API.
2-1TIMSRCR/W0hInternal. Only to be used through TI provided API.
0TIMCTLR/W0hInternal. Only to be used through TI provided API.

13.9.35 TIMINC Register (Offset = 868h) [Reset = 00000000h]

TIMINC is shown in Table 13-38.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-38 TIMINC Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.36 TIMPER Register (Offset = 86Ch) [Reset = 00000000h]

TIMPER is shown in Table 13-39.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-39 TIMPER Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.37 TIMCNT Register (Offset = 870h) [Reset = 00000000h]

TIMCNT is shown in Table 13-40.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-40 TIMCNT Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR0hInternal. Only to be used through TI provided API.

13.9.38 TIMCAPT Register (Offset = 874h) [Reset = 00000000h]

TIMCAPT is shown in Table 13-41.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-41 TIMCAPT Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALUER0hInternal. Only to be used through TI provided API.

13.9.39 LSECTL Register (Offset = 878h) [Reset = 00000000h]

LSECTL is shown in Table 13-42.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-42 LSECTL Register Field Descriptions
BitFieldTypeResetDescription
31-3RESERVEDR0hReserved
2BITREVR/W0hInternal. Only to be used through TI provided API.
1SCHEDULINGR/W0hInternal. Only to be used through TI provided API.
0MEMORYR/W0hInternal. Only to be used through TI provided API.

13.9.40 LSESTART Register (Offset = 87Ch) [Reset = 00000000h]

LSESTART is shown in Table 13-43.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-43 LSESTART Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR0hReserved
1INITDSTW0hInternal. Only to be used through TI provided API.
0STARTW0hInternal. Only to be used through TI provided API.

13.9.41 LSEBASESRCA Register (Offset = 880h) [Reset = 00000000h]

LSEBASESRCA is shown in Table 13-44.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-44 LSEBASESRCA Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.42 LSEMODESRCA Register (Offset = 884h) [Reset = 00000000h]

LSEMODESRCA is shown in Table 13-45.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-45 LSEMODESRCA Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.43 LSESUBMODESRCA Register (Offset = 888h) [Reset = 00000000h]

LSESUBMODESRCA is shown in Table 13-46.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-46 LSESUBMODESRCA Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0VALR/W0hInternal. Only to be used through TI provided API.

13.9.44 LSENSRCA Register (Offset = 88Ch) [Reset = 00000000h]

LSENSRCA is shown in Table 13-47.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-47 LSENSRCA Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.45 LSEMSRCA Register (Offset = 890h) [Reset = 00000000h]

LSEMSRCA is shown in Table 13-48.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-48 LSEMSRCA Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.46 LSEELEMENTSRCA Register (Offset = 894h) [Reset = 00000000h]

LSEELEMENTSRCA is shown in Table 13-49.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-49 LSEELEMENTSRCA Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.47 LSESTRIDESRCA Register (Offset = 898h) [Reset = 00000000h]

LSESTRIDESRCA is shown in Table 13-50.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-50 LSESTRIDESRCA Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR0hReserved
1-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.48 LSEBASEDSTA Register (Offset = 89Ch) [Reset = 00000000h]

LSEBASEDSTA is shown in Table 13-51.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-51 LSEBASEDSTA Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.49 LSEMODEDSTA Register (Offset = 8A0h) [Reset = 00000000h]

LSEMODEDSTA is shown in Table 13-52.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-52 LSEMODEDSTA Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.50 LSESUBMODEDSTA Register (Offset = 8A4h) [Reset = 00000000h]

LSESUBMODEDSTA is shown in Table 13-53.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-53 LSESUBMODEDSTA Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0VALR/W0hInternal. Only to be used through TI provided API.

13.9.51 LSENDSTA Register (Offset = 8A8h) [Reset = 00000000h]

LSENDSTA is shown in Table 13-54.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-54 LSENDSTA Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.52 LSEMDSTA Register (Offset = 8ACh) [Reset = 00000000h]

LSEMDSTA is shown in Table 13-55.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-55 LSEMDSTA Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.53 LSEELEMENTDSTA Register (Offset = 8B0h) [Reset = 00000000h]

LSEELEMENTDSTA is shown in Table 13-56.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-56 LSEELEMENTDSTA Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.54 LSESTRIDEDSTA Register (Offset = 8B4h) [Reset = 00000000h]

LSESTRIDEDSTA is shown in Table 13-57.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-57 LSESTRIDEDSTA Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR0hReserved
1-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.55 LSEBASESRCB Register (Offset = 8B8h) [Reset = 00000000h]

LSEBASESRCB is shown in Table 13-58.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-58 LSEBASESRCB Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.56 LSEMODESRCB Register (Offset = 8BCh) [Reset = 00000000h]

LSEMODESRCB is shown in Table 13-59.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-59 LSEMODESRCB Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.57 LSESUBMODESRCB Register (Offset = 8C0h) [Reset = 00000000h]

LSESUBMODESRCB is shown in Table 13-60.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-60 LSESUBMODESRCB Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0VALR/W0hInternal. Only to be used through TI provided API.

13.9.58 LSENSRCB Register (Offset = 8C4h) [Reset = 00000000h]

LSENSRCB is shown in Table 13-61.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-61 LSENSRCB Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.59 LSEMSRCB Register (Offset = 8C8h) [Reset = 00000000h]

LSEMSRCB is shown in Table 13-62.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-62 LSEMSRCB Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.60 LSEELEMENTSRCB Register (Offset = 8CCh) [Reset = 00000000h]

LSEELEMENTSRCB is shown in Table 13-63.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-63 LSEELEMENTSRCB Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.61 LSESTRIDESRCB Register (Offset = 8D0h) [Reset = 00000000h]

LSESTRIDESRCB is shown in Table 13-64.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-64 LSESTRIDESRCB Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR0hReserved
1-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.62 LSEBASEDSTB Register (Offset = 8D4h) [Reset = 00000000h]

LSEBASEDSTB is shown in Table 13-65.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-65 LSEBASEDSTB Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.63 LSEMODEDSTB Register (Offset = 8D8h) [Reset = 00000000h]

LSEMODEDSTB is shown in Table 13-66.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-66 LSEMODEDSTB Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.64 LSESUBMODEDSTB Register (Offset = 8DCh) [Reset = 00000000h]

LSESUBMODEDSTB is shown in Table 13-67.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-67 LSESUBMODEDSTB Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0VALR/W0hInternal. Only to be used through TI provided API.

13.9.65 LSENDSTB Register (Offset = 8E0h) [Reset = 00000000h]

LSENDSTB is shown in Table 13-68.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-68 LSENDSTB Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.66 LSEMDSTB Register (Offset = 8E4h) [Reset = 00000000h]

LSEMDSTB is shown in Table 13-69.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-69 LSEMDSTB Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.67 LSEELEMENTDSTB Register (Offset = 8E8h) [Reset = 00000000h]

LSEELEMENTDSTB is shown in Table 13-70.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-70 LSEELEMENTDSTB Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.68 LSESTRIDEDSTB Register (Offset = 8ECh) [Reset = 00000000h]

LSESTRIDEDSTB is shown in Table 13-71.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-71 LSESTRIDEDSTB Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR0hReserved
1-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.69 XBAR0 Register (Offset = 8F0h) [Reset = 00000000h]

XBAR0 is shown in Table 13-72.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-72 XBAR0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-14OUTSRCSELBR/W0hInternal. Only to be used through TI provided API.
13-12OUTSRCSELAR/W0hInternal. Only to be used through TI provided API.
11-10B3SRCSELBR/W0hInternal. Only to be used through TI provided API.
9-8B3SRCSELAR/W0hInternal. Only to be used through TI provided API.
7-6B2SRCSELBR/W0hInternal. Only to be used through TI provided API.
5-4B2SRCSELAR/W0hInternal. Only to be used through TI provided API.
3-2B1SRCSELBR/W0hInternal. Only to be used through TI provided API.
1-0B1SRCSELAR/W0hInternal. Only to be used through TI provided API.

13.9.70 XBAR1 Register (Offset = 8F4h) [Reset = 00000000h]

XBAR1 is shown in Table 13-73.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-73 XBAR1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-14OUTSRCSELBR/W0hInternal. Only to be used through TI provided API.
13-12OUTSRCSELAR/W0hInternal. Only to be used through TI provided API.
11-10B3SRCSELBR/W0hInternal. Only to be used through TI provided API.
9-8B3SRCSELAR/W0hInternal. Only to be used through TI provided API.
7-6B2SRCSELBR/W0hInternal. Only to be used through TI provided API.
5-4B2SRCSELAR/W0hInternal. Only to be used through TI provided API.
3-2B1SRCSELBR/W0hInternal. Only to be used through TI provided API.
1-0B1SRCSELAR/W0hInternal. Only to be used through TI provided API.

13.9.71 XBAR2 Register (Offset = 8F8h) [Reset = 00000000h]

XBAR2 is shown in Table 13-74.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-74 XBAR2 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-14OUTSRCSELBR/W0hInternal. Only to be used through TI provided API.
13-12OUTSRCSELAR/W0hInternal. Only to be used through TI provided API.
11-10B3SRCSELBR/W0hInternal. Only to be used through TI provided API.
9-8B3SRCSELAR/W0hInternal. Only to be used through TI provided API.
7-6B2SRCSELBR/W0hInternal. Only to be used through TI provided API.
5-4B2SRCSELAR/W0hInternal. Only to be used through TI provided API.
3-2B1SRCSELBR/W0hInternal. Only to be used through TI provided API.
1-0B1SRCSELAR/W0hInternal. Only to be used through TI provided API.

13.9.72 R2C Register (Offset = 8FCh) [Reset = 00000000h]

R2C is shown in Table 13-75.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-75 R2C Register Field Descriptions
BitFieldTypeResetDescription
31-3RESERVEDR0hReserved
2-0OPR/W0hInternal. Only to be used through TI provided API.

13.9.73 FMUL0 Register (Offset = 900h) [Reset = 00000000h]

FMUL0 is shown in Table 13-76.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-76 FMUL0 Register Field Descriptions
BitFieldTypeResetDescription
31-7RESERVEDR0hReserved
6-4RNDADDSUBR/W0hInternal. Only to be used through TI provided API.
3-1RNDMULR/W0hInternal. Only to be used through TI provided API.
0OPR/W0hInternal. Only to be used through TI provided API.

13.9.74 FMUL1 Register (Offset = 904h) [Reset = 00000000h]

FMUL1 is shown in Table 13-77.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-77 FMUL1 Register Field Descriptions
BitFieldTypeResetDescription
31-7RESERVEDR0hReserved
6-4RNDADDSUBR/W0hInternal. Only to be used through TI provided API.
3-1RNDMULR/W0hInternal. Only to be used through TI provided API.
0OPR/W0hInternal. Only to be used through TI provided API.

13.9.75 UCRD Register (Offset = 908h) [Reset = 00000000h]

UCRD is shown in Table 13-78.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-78 UCRD Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0MODER/W0hInternal. Only to be used through TI provided API.

13.9.76 ADDSUB Register (Offset = 90Ch) [Reset = 00000000h]

ADDSUB is shown in Table 13-79.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-79 ADDSUB Register Field Descriptions
BitFieldTypeResetDescription
31-5RESERVEDR0hReserved
4-2RNDADDR/W0hInternal. Only to be used through TI provided API.
1-0OPR/W0hInternal. Only to be used through TI provided API.

13.9.77 ADDSUBDECACC Register (Offset = 910h) [Reset = 00000000h]

ADDSUBDECACC is shown in Table 13-80.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-80 ADDSUBDECACC Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.78 ADDSUBSTAT Register (Offset = 914h) [Reset = 00000000h]

ADDSUBSTAT is shown in Table 13-81.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-81 ADDSUBSTAT Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR0hReserved
1LASTSIGNIMR0hInternal. Only to be used through TI provided API.
0LASTSIGNRER0hInternal. Only to be used through TI provided API.

13.9.79 MAXMIN Register (Offset = 918h) [Reset = 00000000h]

MAXMIN is shown in Table 13-82.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-82 MAXMIN Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0OPR/W0hInternal. Only to be used through TI provided API.

13.9.80 MAXMINDECACC Register (Offset = 91Ch) [Reset = 00000000h]

MAXMINDECACC is shown in Table 13-83.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-83 MAXMINDECACC Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0VALR/W0hInternal. Only to be used through TI provided API.

13.9.81 MAXMININDEX Register (Offset = 920h) [Reset = 00000000h]

MAXMININDEX is shown in Table 13-84.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-84 MAXMININDEX Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR0hReserved
9-0VALR0hInternal. Only to be used through TI provided API.

13.9.82 FX2FP Register (Offset = 924h) [Reset = 00000000h]

FX2FP is shown in Table 13-85.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-85 FX2FP Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-1RNDR/W0hInternal. Only to be used through TI provided API.
0OPR/W0hInternal. Only to be used through TI provided API.

13.9.83 FX2FPR Register (Offset = 928h) [Reset = 00000000h]

FX2FPR is shown in Table 13-86.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-86 FX2FPR Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0RR/W0hInternal. Only to be used through TI provided API.

13.9.84 FX2FPCONVR Register (Offset = 92Ch) [Reset = 00000000h]

FX2FPCONVR is shown in Table 13-87.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-87 FX2FPCONVR Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0INITW0hInternal. Only to be used through TI provided API.

13.9.85 FDIV Register (Offset = 930h) [Reset = 00000000h]

FDIV is shown in Table 13-88.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-88 FDIV Register Field Descriptions
BitFieldTypeResetDescription
31-3RESERVEDR0hReserved
2-0RNDR/W0hInternal. Only to be used through TI provided API.

13.9.86 FDIVSTAT Register (Offset = 934h) [Reset = 00000000h]

FDIVSTAT is shown in Table 13-89.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-89 FDIVSTAT Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0DIVZEROR0hInternal. Only to be used through TI provided API.

13.9.87 CFG Register (Offset = C00h) [Reset = 00000000h]

CFG is shown in Table 13-90.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-90 CFG Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR0hReserved
8-7PRESCALR/W0hInternal. Only to be used through TI provided API.
6TSCLRW0hInternal. Only to be used through TI provided API.
5TSENR/W0hInternal. Only to be used through TI provided API.
4-3CH3ENR/W0hInternal. Only to be used through TI provided API.
2-1CH2ENR/W0hInternal. Only to be used through TI provided API.
0CH1ENR/W0hInternal. Only to be used through TI provided API.

13.9.88 CH1CMD Register (Offset = C04h) [Reset = 00000000h]

CH1CMD is shown in Table 13-91.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-91 CH1CMD Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-8PKTHDRR/W0hInternal. Only to be used through TI provided API.
7-3RESERVEDR0hReserved
2-0PARCNTR/W0hInternal. Only to be used through TI provided API.

13.9.89 CH2CMD Register (Offset = C08h) [Reset = 00000000h]

CH2CMD is shown in Table 13-92.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-92 CH2CMD Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-8PKTHDRR/W0hInternal. Only to be used through TI provided API.
7-3RESERVEDR0hReserved
2-0PARCNTR/W0hInternal. Only to be used through TI provided API.

13.9.90 CH3CMD Register (Offset = C0Ch) [Reset = 00000000h]

CH3CMD is shown in Table 13-93.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-93 CH3CMD Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-8PKTHDRR/W0hInternal. Only to be used through TI provided API.
7-3RESERVEDR0hReserved
2-0PARCNTR/W0hInternal. Only to be used through TI provided API.

13.9.91 CH1PAR01 Register (Offset = C14h) [Reset = 00000000h]

CH1PAR01 is shown in Table 13-94.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-94 CH1PAR01 Register Field Descriptions
BitFieldTypeResetDescription
31-16PAR1R/W0hInternal. Only to be used through TI provided API.
15-0PAR0R/W0hInternal. Only to be used through TI provided API.

13.9.92 CH2PAR01 Register (Offset = C18h) [Reset = 00000000h]

CH2PAR01 is shown in Table 13-95.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-95 CH2PAR01 Register Field Descriptions
BitFieldTypeResetDescription
31-16PAR1R/W0hInternal. Only to be used through TI provided API.
15-0PAR0R/W0hInternal. Only to be used through TI provided API.

13.9.93 CH3PAR01 Register (Offset = C1Ch) [Reset = 00000000h]

CH3PAR01 is shown in Table 13-96.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-96 CH3PAR01 Register Field Descriptions
BitFieldTypeResetDescription
31-16PAR1R/W0hInternal. Only to be used through TI provided API.
15-0PAR0R/W0hInternal. Only to be used through TI provided API.

13.9.94 CH1PAR23 Register (Offset = C24h) [Reset = 00000000h]

CH1PAR23 is shown in Table 13-97.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-97 CH1PAR23 Register Field Descriptions
BitFieldTypeResetDescription
31-16PAR3R/W0hInternal. Only to be used through TI provided API.
15-0PAR2R/W0hInternal. Only to be used through TI provided API.

13.9.95 CH2PAR23 Register (Offset = C28h) [Reset = 00000000h]

CH2PAR23 is shown in Table 13-98.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-98 CH2PAR23 Register Field Descriptions
BitFieldTypeResetDescription
31-16PAR3R/W0hInternal. Only to be used through TI provided API.
15-0PAR2R/W0hInternal. Only to be used through TI provided API.

13.9.96 CH3PAR23 Register (Offset = C2Ch) [Reset = 00000000h]

CH3PAR23 is shown in Table 13-99.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 13-99 CH3PAR23 Register Field Descriptions
BitFieldTypeResetDescription
31-16PAR3R/W0hInternal. Only to be used through TI provided API.
15-0PAR2R/W0hInternal. Only to be used through TI provided API.