SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
Table 2-58 lists the memory-mapped registers for the DIB registers. All register offset addresses not listed in Table 2-58 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Section |
|---|---|---|---|
| 0h | DLAR | Provides CoreSight discovery information for the SCS | Section 2.7.4.1 |
| 4h | DLSR | Provides CoreSight discovery information for the SCS | Section 2.7.4.2 |
| 8h | DAUTHSTATUS | Provides CoreSight discovery information for the SCS | Section 2.7.4.3 |
| Ch | DDEVARCH | Provides CoreSight discovery information for the SCS | Section 2.7.4.4 |
| 1Ch | DDEVTYPE | Provides CoreSight discovery information for the SCS | Section 2.7.4.5 |
| 20h | DPIDR4 | Provides CoreSight discovery information for the SCS | Section 2.7.4.6 |
| 24h | DPIDR5 | Provides CoreSight discovery information for the SCS | Section 2.7.4.7 |
| 28h | DPIDR6 | Provides CoreSight discovery information for the SCS | Section 2.7.4.8 |
| 2Ch | DPIDR7 | Provides CoreSight discovery information for the SCS | Section 2.7.4.9 |
| 30h | DPIDR0 | Provides CoreSight discovery information for the SCS | Section 2.7.4.10 |
| 34h | DPIDR1 | Provides CoreSight discovery information for the SCS | Section 2.7.4.11 |
| 38h | DPIDR2 | Provides CoreSight discovery information for the SCS | Section 2.7.4.12 |
| 3Ch | DPIDR3 | Provides CoreSight discovery information for the SCS | Section 2.7.4.13 |
| 40h | DCIDR0 | Provides CoreSight discovery information for the SCS | Section 2.7.4.14 |
| 44h | DCIDR1 | Provides CoreSight discovery information for the SCS | Section 2.7.4.15 |
| 48h | DCIDR2 | Provides CoreSight discovery information for the SCS | Section 2.7.4.16 |
| 4Ch | DCIDR3 | Provides CoreSight discovery information for the SCS | Section 2.7.4.17 |
Complex bit access types are encoded to fit into small table cells. Table 2-59 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
DLAR is shown in Table 2-60.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | KEY | R | 0h | Indicates whether Non-secure invasive debug is allowed |
DLSR is shown in Table 2-61.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-3 | RESERVED | R | 08EE0540h | Defines the architect of the component. Bits [31:28] are the JEP106 continuation code (JEP106 bank ID, minus 1) and bits [27:21] are the JEP106 ID code. |
| 2 | nTT | R | 1h | Indicates whether Secure invasive debug is implemented and allowed |
| 1 | SLK | R | 0h | Indicates whether Non-secure non-invasive debug is allowed |
| 0 | SLI | R | 0h | Indicates whether Non-secure invasive debug is allowed |
DAUTHSTATUS is shown in Table 2-62.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-4 | RESERVED | R | 047702A0h | Defines the architect of the component. Bits [31:28] are the JEP106 continuation code (JEP106 bank ID, minus 1) and bits [27:21] are the JEP106 ID code. |
| 3 | SNID | R | 0h | Indicates whether Secure non-invasive debug is implemented and allowed |
| 2 | SID | R | 1h | Indicates whether Secure invasive debug is implemented and allowed |
| 1 | NSNID | R | 0h | Indicates whether Non-secure non-invasive debug is allowed |
| 0 | NSID | R | 0h | Indicates whether Non-secure invasive debug is allowed |
DDEVARCH is shown in Table 2-63.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-21 | ARCHITECT | R | 23Bh | Defines the architect of the component. Bits [31:28] are the JEP106 continuation code (JEP106 bank ID, minus 1) and bits [27:21] are the JEP106 ID code. |
| 20 | PRESENT | R | 1h | Defines that the DEVARCH register is present |
| 19-16 | REVISION | R | 0h | Defines the architecture revision of the component |
| 15-12 | ARCHVER | R | 2h | Defines the architecture version of the component |
| 11-0 | ARCHPART | R | A04h | Defines the architecture of the component |
DDEVTYPE is shown in Table 2-64.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RES0 | R | Xh | Reserved, RES0 |
| 7-4 | SUB | R | 0h | Component sub-type |
| 3-0 | MAJOR | R | 0h | CoreSight major type |
DPIDR4 is shown in Table 2-65.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RES0 | R | Xh | Reserved, RES0 |
| 7-4 | SIZE | R | 0h | See CoreSight Architecture Specification |
| 3-0 | DES_2 | R | 4h | See CoreSight Architecture Specification |
DPIDR5 is shown in Table 2-66.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RES0 | R | 0h | Reserved, RES0 |
DPIDR6 is shown in Table 2-67.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RES0 | R | 0h | Reserved, RES0 |
DPIDR7 is shown in Table 2-68.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RES0 | R | 0h | Reserved, RES0 |
DPIDR0 is shown in Table 2-69.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RES0 | R | Xh | Reserved, RES0 |
| 7-0 | PART_0 | R | 21h | See CoreSight Architecture Specification |
DPIDR1 is shown in Table 2-70.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RES0 | R | Xh | Reserved, RES0 |
| 7-4 | DES_0 | R | Bh | See CoreSight Architecture Specification |
| 3-0 | PART_1 | R | Dh | See CoreSight Architecture Specification |
DPIDR2 is shown in Table 2-71.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RES0 | R | Xh | Reserved, RES0 |
| 7-4 | REVISION | R | 0h | See CoreSight Architecture Specification |
| 3 | JEDEC | R | 1h | See CoreSight Architecture Specification |
| 2-0 | DES_1 | R | 3h | See CoreSight Architecture Specification |
DPIDR3 is shown in Table 2-72.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RES0 | R | Xh | Reserved, RES0 |
| 7-4 | REVAND | R | 0h | See CoreSight Architecture Specification |
| 3-0 | CMOD | R | 0h | See CoreSight Architecture Specification |
DCIDR0 is shown in Table 2-73.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RES0 | R | Xh | Reserved, RES0 |
| 7-0 | PRMBL_0 | R | Dh | See CoreSight Architecture Specification |
DCIDR1 is shown in Table 2-74.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RES0 | R | Xh | Reserved, RES0 |
| 7-4 | CLASS | R | 9h | See CoreSight Architecture Specification |
| 3-0 | PRMBL_1 | R | 0h | See CoreSight Architecture Specification |
DCIDR2 is shown in Table 2-75.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RES0 | R | Xh | Reserved, RES0 |
| 7-0 | PRMBL_2 | R | 5h | See CoreSight Architecture Specification |
DCIDR3 is shown in Table 2-76.
Return to the Summary Table.
Provides CoreSight discovery information for the SCS
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RES0 | R | Xh | Reserved, RES0 |
| 7-0 | PRMBL_3 | R | B1h | See CoreSight Architecture Specification |