SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
Internally, the 162KB space is organized into
4 x 32KB Banks
2 x 16KB Banks
1 x 2KB bank
At a high level, the SRAM size is split as 144KB Main and 18KB Parity block. When parity is enabled, the main block holds the user data, and the parity block holds the corresponding parity information.
When parity is disabled, the parity block is appended to the main block to provide a larger user data space.