SWCU195A December   2024  â€“ May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755P10 , CC2755R10

 

  1.   1
  2.   Read This First
    1.     About This Manual
    2.     Devices
    3.     Register, Field, and Bit Calls
    4.     Related Documentation
    5.     Trademarks
  3. Architectural Overview
    1. 1.1  Target Applications
    2. 1.2  Introduction
    3. 1.3  Arm Cortex M33
      1. 1.3.1 Processor Core
      2. 1.3.2 SysTick Timer
      3. 1.3.3 Nested Vectored Interrupt Controller
      4. 1.3.4 System Control Block (SCB)
      5. 1.3.5 TI Machine Learning Instruction Extensions
    4. 1.4  On-Chip Memory
      1. 1.4.1 SRAM
      2. 1.4.2 FLASH
      3. 1.4.3 ROM
    5. 1.5  Power Supply System
      1. 1.5.1 VDDS
      2. 1.5.2 VDDIO
      3. 1.5.3 VDDR
      4. 1.5.4 VDDD Digital Core Supply
      5. 1.5.5 DC/DC Converter
    6. 1.6  Radio
    7. 1.7  Hardware Security Module
    8. 1.8  AES 128-Bit Cryptographic Accelerator
    9. 1.9  System Timer (SYSTIM)
    10. 1.10 General Purpose Timers (LGPT)
    11. 1.11 Always-ON (AON) or Ultra-Low Leakage (ULL) Domain
      1. 1.11.1 Watchdog Timer
      2. 1.11.2 Battery and Temperature Monitor
      3. 1.11.3 Voltage Glitch Monitor (VGM)
      4. 1.11.4 Real-Time Clock (RTC)
      5. 1.11.5 Low Power Comparator
    12. 1.12 Direct Memory Access
    13. 1.13 System Control and Clock
    14. 1.14 Communication Peripherals
      1. 1.14.1 UART
      2. 1.14.2 I2C
      3. 1.14.3 SPI
      4. 1.14.4 CAN-FD
      5. 1.14.5 I2S
    15. 1.15 Programmable I/Os
    16. 1.16 Algorithm Processing Unit (APU)
    17. 1.17 Serial Wire Debug (SWD)
  4. Arm® Cortex®-M33 Processor
    1. 2.1 Arm® Cortex®-M33 Processor Introduction
    2. 2.2 M33 Instantiation Parameters
    3. 2.3 Arm® Cortex®-M33 System Peripheral Details
      1. 2.3.1 Floating Point Unit (FPU)
      2. 2.3.2 Memory Protection Unit (MPU)
      3. 2.3.3 Digital Signal Processing (DSP)
      4. 2.3.4 Security Attribution Unit (SAU)
      5. 2.3.5 System Timer (SysTick)
      6. 2.3.6 Nested Vectored Interrupt Controller (NVIC)
      7. 2.3.7 System Control Block (SCB)
      8. 2.3.8 System Control Space (SCS)
    4. 2.4 CPU Sub-System Peripheral Details
      1. 2.4.1 Trace Port Interface Unit (TPIU)
      2. 2.4.2 DAP Bridge and Debug Authentication
      3. 2.4.3 Implementation Defined Attribution Unit (IDAU)
      4. 2.4.4 Custom Datapath Extension (CDE)
    5. 2.5 Programming Model
      1. 2.5.1 Modes of Operation and Execution
        1. 2.5.1.1 Security States
        2. 2.5.1.2 Operating Modes
        3. 2.5.1.3 Operating States
        4. 2.5.1.4 Privileged Access and Unprivileged User Access
      2. 2.5.2 Instruction Set Summary
      3. 2.5.3 Memory Model
        1. 2.5.3.1 Private Peripheral Bus
        2. 2.5.3.2 Unaligned Accesses
      4. 2.5.4 Processor Core Registers Summary
      5. 2.5.5 Exceptions
        1. 2.5.5.1 Exception Handling and Prioritization
    6. 2.6 TrustZone-M
      1. 2.6.1 Overview
      2. 2.6.2 M33 Configuration
      3. 2.6.3 Description of Elements
        1. 2.6.3.1 IDAU (Implementation Defined Attribution Unit)
          1. 2.6.3.1.1 Expected Use
        2. 2.6.3.2 Gaskets
          1. 2.6.3.2.1 Periphery Gasket
          2. 2.6.3.2.2 Controller Gasket
        3. 2.6.3.3 Memories
        4. 2.6.3.4 TCM
      4. 2.6.4 TCM Registers
    7. 2.7 Arm® Cortex®-M33 Registers
      1. 2.7.1  CPU_ROM_TABLE Registers
      2. 2.7.2  TPIU Registers
      3. 2.7.3  DCB Registers
      4. 2.7.4  DIB Registers
      5. 2.7.5  DWT Registers
      6. 2.7.6  FPB Registers
      7. 2.7.7  FPE Registers
      8. 2.7.8  ICB Registers
      9. 2.7.9  ITM Registers
      10. 2.7.10 MPU Registers
      11. 2.7.11 NVIC Registers
      12. 2.7.12 SAU Registers
      13. 2.7.13 SCB Registers
      14. 2.7.14 SYSTIMER Registers
      15. 2.7.15 SYSTICK Registers
      16. 2.7.16 Clock Control
      17. 2.7.17 Protocol Descriptions
      18. 2.7.18 Reset Considerations
        1. 2.7.18.1 Hardware Reset Considerations
      19. 2.7.19 Initialization
      20. 2.7.20 Interrupt and Event Support
        1. 2.7.20.1 Connection to Event Fabric
      21. 2.7.21 Power Management
  5. Memory Map
    1. 3.1 Memory Map
  6. Interrupts and Events
    1. 4.1 Exception Model
      1. 4.1.1 Exception States
      2. 4.1.2 Exception Types
      3. 4.1.3 Exception Handlers
      4. 4.1.4 Vector Table
      5. 4.1.5 Exception Priorities
      6. 4.1.6 Interrupt Priority Grouping
      7. 4.1.7 Exception Entry and Return
        1. 4.1.7.1 Exception Entry
        2. 4.1.7.2 Exception Return
    2. 4.2 Fault Handling
      1. 4.2.1 Fault Types
      2. 4.2.2 Fault Escalation to HardFault
      3. 4.2.3 Fault Status Registers and Fault Address Registers
      4. 4.2.4 Lockup
    3. 4.3 Security State Switches
    4. 4.4 Event Fabric
      1. 4.4.1 Introduction
      2. 4.4.2 Overview
      3. 4.4.3 Registers
      4. 4.4.4 AON Event Fabric
        1. 4.4.4.1 AON Common Input Events List
        2. 4.4.4.2 AON Event Subscribers
        3. 4.4.4.3 Power Management Controller (PMCTL)
        4. 4.4.4.4 Real Time Clock (RTC)
        5. 4.4.4.5 AON to MCU Event Fabric
      5. 4.4.5 MCU Event Fabric
        1. 4.4.5.1 Common Input Event List
        2. 4.4.5.2 MCU Event Subscribers
          1. 4.4.5.2.1 System CPU
          2. 4.4.5.2.2 Non-Maskable Interrupt (NMI)
    5. 4.5 Digital Test Bus (DTB)
    6. 4.6 EVTSVT Registers
    7. 4.7 EVTULL Registers
  7. Debug Subsystem
    1. 5.1  Introduction
    2. 5.2  Block Diagram
    3. 5.3  Overview
      1. 5.3.1 Physical Interface
      2. 5.3.2 Debug Access Ports
    4. 5.4  Debug Features
      1. 5.4.1 Processor Debug
      2. 5.4.2 Breakpoint Unit (BPU)
      3. 5.4.3 Peripheral Debug
    5. 5.5  Behavior in Low Power Modes
    6. 5.6  Restricting Debug Access
    7. 5.7  Mailbox (DSSM)
    8. 5.8  Mailbox Events
      1. 5.8.1 CPU Interrupt Event (AON_DBG_COMB)
    9. 5.9  Software Considerations
    10. 5.10 DBGSS Registers
  8. Power, Reset, and Clocking
    1. 6.1 Introduction
    2. 6.2 System CPU Modes
    3. 6.3 Supply System
      1. 6.3.1 Internal DC/DC Converter and Global LDO
    4. 6.4 Power States
      1. 6.4.1 RESET
      2. 6.4.2 SHUTDOWN
      3. 6.4.3 ACTIVE
      4. 6.4.4 IDLE
      5. 6.4.5 STANDBY
      6. 6.4.6 PMCTL Registers
    5. 6.5 Digital Power Partitioning
    6. 6.6 Clocks
      1. 6.6.1 Block Diagram
      2. 6.6.2 LF clock
        1. 6.6.2.1 LFINC Measurement Mechanism
        2. 6.6.2.2 LFINC Filtering
      3. 6.6.3 HFOSC
        1. 6.6.3.1 HFOSC Control and Qualification
        2. 6.6.3.2 HFOSC Tracking Loop
      4. 6.6.4 AFOSC
        1. 6.6.4.1 AFOSC Control and Qualification
        2. 6.6.4.2 AFOSC Tracking Loop
        3. 6.6.4.3 AFOSC Ratio
      5. 6.6.5 CLKSVT
      6. 6.6.6 CLKULL
      7. 6.6.7 CKM Registers
      8. 6.6.8 CKMD Registers
      9. 6.6.9 CLKCTL Registers
    7. 6.7 Resets
      1. 6.7.1 Watchdog Timer (WDT)
      2. 6.7.2 RTC Reset
      3. 6.7.3 LF Loss Detection
    8. 6.8 AON (REG3V3) Register Bank
  9. Internal Memory
    1. 7.1 SRAM
      1. 7.1.1 Overview
        1. 7.1.1.1 Purpose of the Peripheral
        2. 7.1.1.2 Features
        3. 7.1.1.3 Functional Block Diagram
      2. 7.1.2 Peripheral Functional Description
        1. 7.1.2.1 Parity Error Detection
          1. 7.1.2.1.1 Parity Error Debug Register
        2. 7.1.2.2 Extension Mode
        3. 7.1.2.3 Initialization
        4. 7.1.2.4 TrustZone Watermarking
      3. 7.1.3 SRAM Registers
      4. 7.1.4 SRAMCTRL Registers
    2. 7.2 VIMS
      1. 7.2.1 Overview
        1. 7.2.1.1 Purpose of the Peripheral
        2. 7.2.1.2 Features
        3. 7.2.1.3 Functional Block Diagram
      2. 7.2.2 Peripheral Functional Description
        1. 7.2.2.1 Dedicated 8KB CPU Cache
        2. 7.2.2.2 Dedicated 2KB HSM Cache
        3. 7.2.2.3 Dedicated 128-Bit Line Buffer
        4. 7.2.2.4 ROM
        5. 7.2.2.5 Flash
        6. 7.2.2.6 Auxiliary Regions
        7. 7.2.2.7 Flash Partition and Protection
          1. 7.2.2.7.1 Main Region
          2. 7.2.2.7.2 Read Protection
          3. 7.2.2.7.3 Sticky Write/Erase Protection
        8. 7.2.2.8 TrustZoneTM Watermark
        9. 7.2.2.9 Debug Access
      3. 7.2.3 VIMS Registers
    3. 7.3 FLASH
      1. 7.3.1 FLASH Registers
  10. Hardware Security Module (HSM)
    1. 8.1 Introduction
    2. 8.2 Overview
    3. 8.3 One-Time-Programmable (OTP) Controller
      1. 8.3.1 High-Level Sequence to Handle OTP Requests
    4. 8.4 Mailbox and Register Access Firewall
    5. 8.5 DMA Firewall
    6. 8.6 Coprocessor
    7. 8.7 HSM FW
      1. 8.7.1 Acquiring the Latest HSM FW
      2. 8.7.2 Programming HSM FW
      3. 8.7.3 Optional Customer Signing of HSM FW
    8. 8.8 HSM Registers
    9. 8.9 HSMCRYPTO Registers
  11. Device Boot and Bootloader
    1. 9.1 Device Boot and Programming
      1. 9.1.1 Boot Flow
      2. 9.1.2 Boot Status
      3. 9.1.3 Boot Protection/Locking Mechanisms
      4. 9.1.4 Debug and Active SWD Connections at Boot
        1. 9.1.4.1 Secure Debug and Persistent Debug
      5. 9.1.5 Flashless Test Mode and Tools Client Mode
        1. 9.1.5.1 Flashless Test Mode
        2. 9.1.5.2 Tools Client Mode
      6. 9.1.6 Retest Mode and Return-to-Factory Procedure
      7. 9.1.7 Disabling SWD Debug Port
    2. 9.2 Flash Programming
      1. 9.2.1 CCFG
      2. 9.2.2 CCFG Permissions/Restrictions that Affect Flash Programming
      3. 9.2.3 SACI Flash Programming Commands
      4. 9.2.4 Flash Programming Flows
        1. 9.2.4.1 Initial Programming of a New Device
        2. 9.2.4.2 Reprogramming of Previously Programmed Device
        3. 9.2.4.3 Add User Record on Already Programmed Device as Part of Commissioning Step
        4. 9.2.4.4 Incrementally Program Ancillary Data to MAIN Flash Sectors of a Previously Programmed Device
        5. 9.2.4.5 Reprogramming of Only the Main Flash Application of a Previously Programmed Device
    3. 9.3 Device Management Command Interface
      1. 9.3.1 SACI Communication Protocol
        1. 9.3.1.1 Host Side Protocol
        2. 9.3.1.2 Command Format
        3. 9.3.1.3 Response Format
        4. 9.3.1.4 Response Result Field
        5. 9.3.1.5 Command Sequence Tag
        6. 9.3.1.6 Host Side Timeout
      2. 9.3.2 SACI Commands
        1. 9.3.2.1 Miscellaneous Commands
          1. 9.3.2.1.1 SACI_CMD_MISC_NO_OPERATION
          2. 9.3.2.1.2 SACI_CMD_MISC_GET_DIE_ID
          3. 9.3.2.1.3 SACI_CMD_MISC_GET_CCFG_USER_REC
          4. 9.3.2.1.4 SACI_CMD_GET_SECBOOT_HSMFW_UPDATE_STATUS
          5. 9.3.2.1.5 SACI_CMD_HSM_GET_SYS_INFO
        2. 9.3.2.2 Debug Commands
          1. 9.3.2.2.1 SACI_CMD_DEBUG_EXIT_SACI_HALT
          2. 9.3.2.2.2 SACI_CMD_DEBUG_EXIT_SACI_SHUTDOWN
          3. 9.3.2.2.3 SACI_CMD_DEBUG_REQ_KEY_ID
          4. 9.3.2.2.4 SACI_CMD_DEBUG_REQ_CHALLENGE
          5. 9.3.2.2.5 SACI_CMD_DEBUG_SUBMIT_CHALLENGE_RESP
          6. 9.3.2.2.6 SACI_CMD_DEBUG_CLOSE_SESSION
          7. 9.3.2.2.7 SACI_CMD_BLDR_APP_RESET_DEVICE
          8. 9.3.2.2.8 SACI_CMD_BLDR_APP_EXIT_SACI_RUN
        3. 9.3.2.3 Flash Programming Commands
          1. 9.3.2.3.1  SACI_CMD_FLASH_ERASE_CHIP
          2. 9.3.2.3.2  SACI_CMD_FLASH_ERASE_MAIN_APP
          3. 9.3.2.3.3  SACI_CMD_FLASH_PROG_CCFG_SECTOR
          4. 9.3.2.3.4  SACI_CMD_FLASH_PROG_CCFG_USER_REC
          5. 9.3.2.3.5  SACI_CMD_FLASH_PROG_SCFG_SECTOR
          6. 9.3.2.3.6  SACI_CMD_FLASH_PROG_MAIN_SECTOR
          7. 9.3.2.3.7  SACI_CMD_FLASH_PROG_MAIN_PIPELINED
          8. 9.3.2.3.8  SACI_CMD_FLASH_VERIFY_MAIN_SECTORS
          9. 9.3.2.3.9  SACI_CMD_FLASH_VERIFY_CCFG_SECTOR
          10. 9.3.2.3.10 SACI_CMD_FLASH_VERIFY_SCFG_SECTOR
    4. 9.4 Bootloader Support
      1. 9.4.1 Bootloader v.s Secure Boot
    5. 9.5 ROM Serial Bootloader
      1. 9.5.1 ROM Serial Bootloader Interfaces
        1. 9.5.1.1 Packet Handling
          1. 9.5.1.1.1 Packet Acknowledge and Not-Acknowledge Bytes
        2. 9.5.1.2 Transport Layer
          1. 9.5.1.2.1 UART Transport
            1. 9.5.1.2.1.1 UART Baud Rate Automatic Detection
          2. 9.5.1.2.2 SPI Transport
      2. 9.5.2 ROM Serial Bootloader Parameters
      3. 9.5.3 ROM Serial Bootloader Commands
        1. 9.5.3.1 BLDR_CMD_PING
        2. 9.5.3.2 BLDR_CMD_GET_STATUS
        3. 9.5.3.3 BLDR_CMD_GET_PART_ID
        4. 9.5.3.4 BLDR_CMD_RESET
        5. 9.5.3.5 BLDR_CMD_CHIP_ERASE
        6. 9.5.3.6 BLDR_CMD_CRC32
        7. 9.5.3.7 BLDR_CMD_DOWNLOAD
        8. 9.5.3.8 BLDR_CMD_DOWNLOAD_CRC
        9. 9.5.3.9 BLDR_CMD_SEND_DATA
      4. 9.5.4 Bootloader Firmware Update Example
  12. 10Device Configuration
    1. 10.1 Guidelines for Securely Configuring Your Device
      1. 10.1.1 Enabling and Configuring Secure Boot
      2. 10.1.2 Configure Debug Access
      3. 10.1.3 Configure Flash Protections
      4. 10.1.4 Configure Device Permissions
      5. 10.1.5 Configure HSM FW Update Keys
      6. 10.1.6 Configure emSensor
    2. 10.2 Factory Configuration (FCFG)
    3. 10.3 Customer Configuration (CCFG)
    4. 10.4 Security Configuration (SCFG)
  13. 11Secure Boot
    1. 11.1  Secure Boot
    2. 11.2  Execution Flow
    3. 11.3  ROM API
      1. 11.3.1 HAPI (Hardware API)
      2. 11.3.2 Registers
    4. 11.4  Configuration
      1. 11.4.1 Slot Configuration
      2. 11.4.2 Policy
        1. 11.4.2.1 Authentication Method
        2. 11.4.2.2 Authentication Algorithm
        3. 11.4.2.3 Update Mode
          1. 11.4.2.3.1 Overwrite
          2. 11.4.2.3.2 XIP Revert Enabled/Disabled
      3. 11.4.3 Key Update Key Hash
      4. 11.4.4 Key Ring
      5. 11.4.5 Boot Seed
    5. 11.5  Generic Image Format
    6. 11.6  Application Update
      1. 11.6.1 Image Format
    7. 11.7  Secondary Secure Bootloader Update
      1. 11.7.1 Image Format
      2. 11.7.2 Update Pattern
    8. 11.8  Key Update
      1. 11.8.1 Image Format
    9. 11.9  Antirollback
    10. 11.10 Version Log (VLOG)
      1. 11.10.1 Record structure
    11. 11.11 Fallback
    12. 11.12 ROM Panic
  14. 12General Purpose Timers (LGPT)
    1. 12.1 Overview
    2. 12.2 Block Diagram
    3. 12.3 Functional Description
      1. 12.3.1  Prescaler
      2. 12.3.2  Counter
      3. 12.3.3  Target
      4. 12.3.4  Channel Input Logic
      5. 12.3.5  Channel Output Logic
      6. 12.3.6  Channel Actions
        1. 12.3.6.1 Period and Pulse Width Measurement
        2. 12.3.6.2 Clear on Zero, Toggle on Compare Repeatedly
        3. 12.3.6.3 Set on Zero, Toggle on Compare Repeatedly
      7. 12.3.7  Channel Capture Configuration
      8. 12.3.8  Channel Filters
        1. 12.3.8.1 Setting up the Channel Filters
      9. 12.3.9  Synchronize Multiple LGPT Timers
      10. 12.3.10 Interrupts, ADC Trigger, and DMA Request
    4. 12.4 Timer Modes
      1. 12.4.1 Quadrature Decoder
      2. 12.4.2 DMA
      3. 12.4.3 IR Generation
      4. 12.4.4 Fault and Park
      5. 12.4.5 Deadband
      6. 12.4.6 Deadband, Fault, and Park
      7. 12.4.7 Example Application: Brushless DC (BLDC) Motor
    5. 12.5 LGPT0 Registers
    6. 12.6 LGPT1 Registers
    7. 12.7 LGPT2 Registers
    8. 12.8 LGPT3 Registers
  15. 13Algorithm Processing Unit (APU)
    1. 13.1 Introduction
    2. 13.2 APU Related Collateral
    3. 13.3 Functional Description
    4. 13.4 APU Operation
    5. 13.5 Interrupts and Events
    6. 13.6 Data Representation
    7. 13.7 Data Memory
    8. 13.8 Software
    9. 13.9 APU Registers
  16. 14Voltage Glitch Monitor (VGM)
    1. 14.1 Overview
    2. 14.2 Features and Operation
  17. 15System Timer (SYSTIM)
    1. 15.1 Overview
    2. 15.2 Block Diagram
    3. 15.3 Functional Description
      1. 15.3.1 Common Channel Features
        1. 15.3.1.1 Compare Mode
        2. 15.3.1.2 Capture Mode
        3. 15.3.1.3 Additional Channel Arming Methods
      2. 15.3.2 Interrupts and Events
    4. 15.4 SYSTIM Registers
  18. 16Real Time Clock (RTC)
    1. 16.1 Introduction
    2. 16.2 Block Diagram
    3. 16.3 Interrupts and Events
      1. 16.3.1 Input Event
      2. 16.3.2 Output Event
      3. 16.3.3 Arming and Disarming Channels
    4. 16.4 CAPTURE and COMPARE Configurations
      1. 16.4.1 CHANNEL 0 - COMPARE CHANNEL
      2. 16.4.2 CHANNEL 1—CAPTURE CHANNEL
    5. 16.5 RTC Registers
  19. 17Low Power Comparator (SYS0)
    1. 17.1 Introduction
    2. 17.2 Block Diagram
    3. 17.3 Functional Description
      1. 17.3.1 Input Selection
      2. 17.3.2 Voltage Divider
      3. 17.3.3 Hysteresis
      4. 17.3.4 Wake-Up
    4. 17.4 SYS0 Registers
  20. 18Battery Monitor, Temperature Sensor, and DCDC Controller (PMUD)
    1. 18.1 Introduction
    2. 18.2 Functional Description
      1. 18.2.1 BATMON
      2. 18.2.2 DCDC
    3. 18.3 PMUD Registers
  21. 19Micro Direct Memory Access (µDMA)
    1. 19.1 Introduction
    2. 19.2 Block Diagram
    3. 19.3 Functional Description
      1. 19.3.1  Channel Assignments
      2. 19.3.2  Priority
      3. 19.3.3  Arbitration Size
      4. 19.3.4  Request Types
        1. 19.3.4.1 Single Request
        2. 19.3.4.2 Burst Request
      5. 19.3.5  Channel Configuration
      6. 19.3.6  Transfer Modes
        1. 19.3.6.1 Stop Mode
        2. 19.3.6.2 Basic Mode
        3. 19.3.6.3 Auto Mode
        4. 19.3.6.4 Ping-Pong Mode
        5. 19.3.6.5 Memory Scatter-Gather Mode
        6. 19.3.6.6 Peripheral Scatter-Gather Mode
      7. 19.3.7  Transfer Size and Increments
      8. 19.3.8  Peripheral Interface
      9. 19.3.9  Software Request
      10. 19.3.10 Interrupts and Errors
      11. 19.3.11 Initialization and Configuration
        1. 19.3.11.1 Module Initialization
        2. 19.3.11.2 Configuring a Memory-to-Memory Transfer
        3. 19.3.11.3 Configure the Channel Attributes
        4. 19.3.11.4 Configure the Channel Control Structure
        5. 19.3.11.5 Start the Transfer
        6. 19.3.11.6 Software Considerations
    4. 19.4 DMA Registers
  22. 20Advanced Encryption Standard (AES)
    1. 20.1 Introduction
      1. 20.1.1 AES Performance
    2. 20.2 Functional Description
      1. 20.2.1 Reset Considerations
      2. 20.2.2 Interrupt and Event Support
        1. 20.2.2.1 Interrupt Events and Requests
        2. 20.2.2.2 Connection to Event Fabric
      3. 20.2.3 µDMA
        1. 20.2.3.1 µDMA Example
    3. 20.3 Encryption and Decryption Configuration
      1. 20.3.1  CBC-MAC (Cipher Block Chaining-Message Authentication Code)
      2. 20.3.2  CBC (Cipher Block Chaining) Encryption
      3. 20.3.3  CBC Decryption
      4. 20.3.4  CTR (Counter) Encryption/Decryption
      5. 20.3.5  ECB (Electronic Code Book) Encryption
      6. 20.3.6  ECB Decryption
      7. 20.3.7  CFB (Cipher Feedback) Encryption
      8. 20.3.8  CFB Decryption
      9. 20.3.9  OFB (Open Feedback) Encryption
      10. 20.3.10 OFB Decryption
      11. 20.3.11 PCBC (Propagating Cipher Block Chaining) Encryption
      12. 20.3.12 PCBC Decryption
      13. 20.3.13 CTR-DRBG (Counter-Deterministic Random Bit Generator)
      14. 20.3.14 CCM
    4. 20.4 AES Registers
    5. 20.5 CRYPTO Registers
  23. 21Analog to Digital Converter (ADC)
    1. 21.1 Overview
    2. 21.2 Block Diagram
    3. 21.3 Functional Description
      1. 21.3.1  ADC Core
      2. 21.3.2  Voltage Reference Options
      3. 21.3.3  Resolution Modes
      4. 21.3.4  ADC Clocking
      5. 21.3.5  Power Down Behavior
      6. 21.3.6  Sampling Trigger Sources and Sampling Modes
        1. 21.3.6.1 AUTO Sampling Mode
        2. 21.3.6.2 MANUAL Sampling Mode
      7. 21.3.7  Sampling Period
      8. 21.3.8  Conversion Modes
      9. 21.3.9  ADC Data Format
      10. 21.3.10 Status Register
      11. 21.3.11 ADC Events
        1. 21.3.11.1 CPU Interrupt Event Publisher (INT_EVENT0)
        2. 21.3.11.2 Generic Event Publisher (INT_EVENT1)
        3. 21.3.11.3 DMA Trigger Event Publisher (INT_EVENT2)
        4. 21.3.11.4 Generic Event Subscriber
    4. 21.4 Advanced Features
      1. 21.4.1 Window Comparator
      2. 21.4.2 DMA & FIFO Operation
        1. 21.4.2.1 DMA/CPU Operation in Non-FIFO Mode (FIFOEN=0)
        2. 21.4.2.2 DMA/CPU Operation in FIFO Mode (FIFOEN=1)
        3. 21.4.2.3 DMA/CPU Operation Summary Matrix
      3. 21.4.3 Ad-hoc Single Conversion
    5. 21.5 ADC Registers
  24. 22I/O Controller (IOC)
    1. 22.1  Introduction
    2. 22.2  Block Diagram
    3. 22.3  I/O Mapping and Configuration
      1. 22.3.1 Basic I/O Mapping
      2. 22.3.2 Radio GPO
      3. 22.3.3 Pin Mapping
      4. 22.3.4 DTB Muxing
    4. 22.4  Edge Detection
    5. 22.5  GPIO
    6. 22.6  I/O Pins
    7. 22.7  Unused Pins
    8. 22.8  Debug Configuration
    9. 22.9  IOC Registers
    10. 22.10 GPIO Registers
  25. 23Universal Asynchronous Receiver/Transmitter (UART-LIN)
    1. 23.1 Introduction
    2. 23.2 Block Diagram
    3. 23.3 UART Functional Description
      1. 23.3.1 Transmit and Receive Logic
      2. 23.3.2 Baud Rate Generation
      3. 23.3.3 FIFO Operation
        1. 23.3.3.1 FIFO Remapping
      4. 23.3.4 Data Transmission
      5. 23.3.5 Flow Control
      6. 23.3.6 IrDA Encoding and Decoding
      7. 23.3.7 Interrupts
      8. 23.3.8 Loopback Operation
    4. 23.4 UART-LIN Specification
      1. 23.4.1 Break transmission in UART mode
      2. 23.4.2 Break reception in UART mode
      3. 23.4.3 Break/Synch transmission in LIN mode
      4. 23.4.4 Break/Synch reception in LIN mode
      5. 23.4.5 Dormant mode operation
      6. 23.4.6 Wakeup signal generation
      7. 23.4.7 Wakeup signal detection when device is in active/idle modes
      8. 23.4.8 Wakeup signal detection when device is in standby mode
    5. 23.5 Interface to µDMA
    6. 23.6 Initialization and Configuration
    7. 23.7 UART Registers
  26. 24Serial Peripheral Interface (SPI)
    1. 24.1 Overview
      1. 24.1.1 Features
      2. 24.1.2 Block Diagram
    2. 24.2 Signal Description
    3. 24.3 Functional Description
      1. 24.3.1  Clock Control
      2. 24.3.2  FIFO Operation
        1. 24.3.2.1 Transmit FIFO
        2. 24.3.2.2 Repeated Transmit Operation
        3. 24.3.2.3 Receive FIFO
        4. 24.3.2.4 FIFO Flush
      3. 24.3.3  Interrupts
      4. 24.3.4  Data Format
      5. 24.3.5  Delayed Data Sampling
      6. 24.3.6  Chip Select Control
      7. 24.3.7  Command Data Control
      8. 24.3.8  Protocol Descriptions
        1. 24.3.8.1 Motorola SPI Frame Format
        2. 24.3.8.2 Texas Instruments Synchronous Serial Frame Format
        3. 24.3.8.3 MICROWIRE Frame Format
      9. 24.3.9  CRC Configuration
      10. 24.3.10 Auto CRC Functionality
      11. 24.3.11 Auto Header Functionality
      12. 24.3.12 SPI Status
      13. 24.3.13 Debug Halt
    4. 24.4 µDMA Operation
    5. 24.5 Initialization and Configuration
    6. 24.6 SPI Registers
  27. 25Inter-Integrated Circuit (I2C)
    1. 25.1 Introduction
    2. 25.2 Block Diagram
    3. 25.3 Functional Description
      1. 25.3.1 Functional Overview
        1. 25.3.1.1 Start and Stop Conditions
        2. 25.3.1.2 Data Format with 7-Bit Address
        3. 25.3.1.3 Data Validity
        4. 25.3.1.4 Acknowledge
        5. 25.3.1.5 Arbitration
      2. 25.3.2 Available Speed Modes
      3. 25.3.3 Interrupts
        1. 25.3.3.1 I2C Controller Interrupts
        2. 25.3.3.2 I2C Target Interrupts
      4. 25.3.4 Loopback Operation
      5. 25.3.5 Command Sequence Flowcharts
        1. 25.3.5.1 I2C Controller Command Sequences
        2. 25.3.5.2 I2C Target Command Sequences
    4. 25.4 Initialization and Configuration
    5. 25.5 I2C Registers
  28. 26Inter-IC Sound (I2S)
    1. 26.1  Introduction
    2. 26.2  Block Diagram
    3. 26.3  Clock Architecture
    4. 26.4  Signal Descriptions
    5. 26.5  Functional Description
      1. 26.5.1 Pin Configuration
      2. 26.5.2 Serial Format Configuration
      3. 26.5.3 I2S Format Schematic
        1. 26.5.3.1 Register Configuration
      4. 26.5.4 Left-Justified (LJF)
        1. 26.5.4.1 Register Configuration
      5. 26.5.5 Right-Justified (RJF)
        1. 26.5.5.1 Register Configuration
      6. 26.5.6 DSP
        1. 26.5.6.1 Register Configuration
      7. 26.5.7 Clock Configuration
    6. 26.6  Memory Interface
      1. 26.6.1 Sample Word Length
      2. 26.6.2 Padding Mechanism
      3. 26.6.3 Channel Mapping
      4. 26.6.4 Sample Storage in Memory
      5. 26.6.5 DMA Operation
        1. 26.6.5.1 Start-Up
        2. 26.6.5.2 Operation
        3. 26.6.5.3 Shutdown
    7. 26.7  Samplestamp Generator
      1. 26.7.1 Samplestamp Counters
      2. 26.7.2 Start-Up Triggers
      3. 26.7.3 Samplestamp Capture
      4. 26.7.4 Achieving Constant Audio Latency
    8. 26.8  Error Detection
    9. 26.9  Usage
      1. 26.9.1 Start-Up Sequence
      2. 26.9.2 Shutdown Sequence
    10. 26.10 I2S Configuration Guideline
    11. 26.11 I2S Registers
  29. 27CAN-FD
    1. 27.1 Introduction
    2. 27.2 Functions
    3. 27.3 MCAN Subsystem
    4. 27.4 MCAN Functional Description
      1. 27.4.1 Operating Modes
        1. 27.4.1.1 Software Initialization
        2. 27.4.1.2 Normal Operation
        3. 27.4.1.3 CAN FD Operation
        4. 27.4.1.4 Transmitter Delay Compensation
          1. 27.4.1.4.1 Description
          2. 27.4.1.4.2 Transmitter Delay Compensation Measurement
        5. 27.4.1.5 Restricted Operation Mode
        6. 27.4.1.6 Bus Monitoring Mode
        7. 27.4.1.7 Disabled Automatic Retransmission
          1. 27.4.1.7.1 Frame Transmission in DAR Mode
        8. 27.4.1.8 Power Down (Sleep Mode)
          1. 27.4.1.8.1 MCAN Clock Stop and Wake Operations
          2. 27.4.1.8.2 MCAN Debug Suspend Operation
        9. 27.4.1.9 Test Modes
          1. 27.4.1.9.1 External Loop Back Mode
          2. 27.4.1.9.2 Internal Loop Back Mode
      2. 27.4.2 Timestamp Generation
        1. 27.4.2.1 External Timestamp Counter
        2. 27.4.2.2 Block Diagram
      3. 27.4.3 Timeout Counter
      4. 27.4.4 Rx Handling
        1. 27.4.4.1 Acceptance Filtering
          1. 27.4.4.1.1 Range Filter
          2. 27.4.4.1.2 Filter for specific IDs
          3. 27.4.4.1.3 Classic Bit Mask Filter
          4. 27.4.4.1.4 Standard Message ID Filtering
          5. 27.4.4.1.5 Extended Message ID Filtering
        2. 27.4.4.2 Rx FIFOs
          1. 27.4.4.2.1 Rx FIFO Blocking Mode
          2. 27.4.4.2.2 Rx FIFO Overwrite Mode
        3. 27.4.4.3 Dedicated Rx Buffers
          1. 27.4.4.3.1 Rx Buffer Handling
        4. 27.4.4.4 Debug on CAN Support
          1. 27.4.4.4.1 Filtering for Debug Messages
          2. 27.4.4.4.2 Debug Message Handling
      5. 27.4.5 Tx Handling
        1. 27.4.5.1 Transmit Pause
        2. 27.4.5.2 Dedicated Tx Buffers
        3. 27.4.5.3 Tx FIFO
        4. 27.4.5.4 Tx Queue
        5. 27.4.5.5 Mixed Dedicated Tx Buffers / Tx FIFO
        6. 27.4.5.6 Mixed Dedicated Tx Buffers / Tx Queue
        7. 27.4.5.7 Transmit Cancellation
        8. 27.4.5.8 Tx Event Handling
      6. 27.4.6 FIFO Acknowledge Handling
      7. 27.4.7 MCAN Message RAM
        1. 27.4.7.1 Message RAM Configuration
        2. 27.4.7.2 Rx Buffer and FIFO Element
        3. 27.4.7.3 Tx Buffer Element
        4. 27.4.7.4 Tx Event FIFO Element
        5. 27.4.7.5 Standard Message ID Filter Element
        6. 27.4.7.6 Extended Message ID Filter Element
      8. 27.4.8 Interrupt Requests
    5. 27.5 CC27xx MCAN Wrapper
    6. 27.6 MCAN Clock Enable
    7. 27.7 Additional Notes
    8. 27.8 CANFD Registers
  30. 28Radio
    1. 28.1  Introduction
    2. 28.2  Block Diagram
    3. 28.3  Overview
      1. 28.3.1 Radio Sub-Domains
      2. 28.3.2 Radio RAMs
      3. 28.3.3 Doorbell (DBELL)
        1. 28.3.3.1 Interrupts
        2. 28.3.3.2 GPIO Control
        3. 28.3.3.3 SYSTIM Interface
    4. 28.4  Radio Usage Model
      1. 28.4.1 CRC and Whitening
    5. 28.5  LRFDDBELL Registers
    6. 28.6  LRFDMDM32 Registers
    7. 28.7  LRFDPBE Registers
    8. 28.8  LRFDPBE32 Registers
    9. 28.9  LRFDRFE Registers
    10. 28.10 LRFDRFE32 Registers
    11. 28.11 LRFDRXF Registers
    12. 28.12 LRFDS2R Registers
    13. 28.13 LRFDTRC Registers
    14. 28.14 LRFDTXF Registers
  31. 29Revision History

LRFDPBE32 Registers

Table 28-258 lists the memory-mapped registers for the LRFDPBE32 registers. All register offset addresses not listed in Table 28-258 should be considered as reserved locations and the register contents should not be modified.

Table 28-258 LRFDPBE32 Registers
OffsetAcronymRegister NameSection
0hFWSRC_ENABLEInternal. Only to be used through TI provided API.Section 28.8.1
4hSTROBES0_INITInternal. Only to be used through TI provided API.Section 28.8.2
8hEVT0_IRQInternal. Only to be used through TI provided API.Section 28.8.3
ChEVTMSK0_EVT1Internal. Only to be used through TI provided API.Section 28.8.4
10hEVTCLR0_EVTMSK1Internal. Only to be used through TI provided API.Section 28.8.5
14hPDREQ_EVTCLR1Internal. Only to be used through TI provided API.Section 28.8.6
18hMCEDATOUT0_APIInternal. Only to be used through TI provided API.Section 28.8.7
1ChMCECMDOUT_MCEDATIN0Internal. Only to be used through TI provided API.Section 28.8.8
20hMDMAPI_MCECMDINInternal. Only to be used through TI provided API.Section 28.8.9
24hFREQ_MDMMSGBOXInternal. Only to be used through TI provided API.Section 28.8.10
28hRFEDATOUT0_MDMLQIInternal. Only to be used through TI provided API.Section 28.8.11
2ChRFECMDOUT_RFEDATIN0Internal. Only to be used through TI provided API.Section 28.8.12
30hRFEAPI_RFECMDINInternal. Only to be used through TI provided API.Section 28.8.13
34hRFECMDPAR1_RFECMDPAR0Internal. Only to be used through TI provided API.Section 28.8.14
38hRFERSSI_RFEMSGBOXInternal. Only to be used through TI provided API.Section 28.8.15
3ChRFERFGAIN_RFERSSIMAXInternal. Only to be used through TI provided API.Section 28.8.16
40hMDMSYNCAInternal. Only to be used through TI provided API.Section 28.8.17
44hMDMSYNCBInternal. Only to be used through TI provided API.Section 28.8.18
48hMDMCMDPAR1_MDMCMDPAR0Internal. Only to be used through TI provided API.Section 28.8.19
4ChRFEDATIN1_MDMCMDPAR2Internal. Only to be used through TI provided API.Section 28.8.20
50hPOLY0Internal. Only to be used through TI provided API.Section 28.8.21
54hPOLY1Internal. Only to be used through TI provided API.Section 28.8.22
58hFCFG0_PHACFGInternal. Only to be used through TI provided API.Section 28.8.23
5ChFCFG2_FCFG1Internal. Only to be used through TI provided API.Section 28.8.24
60hFCFG4_FCFG3Internal. Only to be used through TI provided API.Section 28.8.25
64hRXFWBTHRS_FCFG5Internal. Only to be used through TI provided API.Section 28.8.26
68hTXFWBTHRS_RXFRBTHRSInternal. Only to be used through TI provided API.Section 28.8.27
6ChTIMCTL_TXFRBTHRSInternal. Only to be used through TI provided API.Section 28.8.28
70hTIMPER0_TIMPREInternal. Only to be used through TI provided API.Section 28.8.29
74hTIMCAPT0_TIMPER1Internal. Only to be used through TI provided API.Section 28.8.30
78hTRCCTL_TIMCAPT1Internal. Only to be used through TI provided API.Section 28.8.31
7ChTRCCMD_TRCSTATInternal. Only to be used through TI provided API.Section 28.8.32
80hTRCPAR1_TRCPAR0Internal. Only to be used through TI provided API.Section 28.8.33
84hMDMFWR_GPOCTRLInternal. Only to be used through TI provided API.Section 28.8.34
88hMDMFWRCTL_MDMFRDInternal. Only to be used through TI provided API.Section 28.8.35
8ChMDMFCFG_MDMFRDCTLInternal. Only to be used through TI provided API.Section 28.8.36
90hPHASTA_MDMFSTAInternal. Only to be used through TI provided API.Section 28.8.37
94hLFSR0Internal. Only to be used through TI provided API.Section 28.8.38
98hLFSR0BRInternal. Only to be used through TI provided API.Section 28.8.39
9ChLFSR1Internal. Only to be used through TI provided API.Section 28.8.40
A0hLFSR1BRInternal. Only to be used through TI provided API.Section 28.8.41
A4hLFSR0N_LFSR0INLInternal. Only to be used through TI provided API.Section 28.8.42
A8hPHAOUT0_LFSR0INMInternal. Only to be used through TI provided API.Section 28.8.43
AChLFSR1N_LFSR1INLInternal. Only to be used through TI provided API.Section 28.8.44
B0hPHAOUT0BR_LFSR1INMInternal. Only to be used through TI provided API.Section 28.8.45
B4hDIVIDENDInternal. Only to be used through TI provided API.Section 28.8.46
B8hDIVISORInternal. Only to be used through TI provided API.Section 28.8.47
BChQUOTIENTInternal. Only to be used through TI provided API.Section 28.8.48
C0hSYSTIM0Internal. Only to be used through TI provided API.Section 28.8.49
C4hSYSTIM1Internal. Only to be used through TI provided API.Section 28.8.50
C8hSYSTIM2Internal. Only to be used through TI provided API.Section 28.8.51
CChDIVSTA_GPIInternal. Only to be used through TI provided API.Section 28.8.52
D0hFSTAT_FCMDInternal. Only to be used through TI provided API.Section 28.8.53
D4hRXFRP_RXFWPInternal. Only to be used through TI provided API.Section 28.8.54
D8hRXFSRP_RXFSWPInternal. Only to be used through TI provided API.Section 28.8.55
DChTXFRP_TXFWPInternal. Only to be used through TI provided API.Section 28.8.56
E0hTXFSRP_TXFSWPInternal. Only to be used through TI provided API.Section 28.8.57
E4hRXFREADABLE_RXFWRITABLEInternal. Only to be used through TI provided API.Section 28.8.58
E8hTXFREADABLE_TXFWRITABLEInternal. Only to be used through TI provided API.Section 28.8.59
EChRXFBWR_RXFBRDInternal. Only to be used through TI provided API.Section 28.8.60
F0hTXFBWR_TXFBRDInternal. Only to be used through TI provided API.Section 28.8.61
F4hRXFHWR_RXFHRDInternal. Only to be used through TI provided API.Section 28.8.62
F8hTXFHWR_TXFHRDInternal. Only to be used through TI provided API.Section 28.8.63
FChMCEDATIN1Internal. Only to be used through TI provided API.Section 28.8.64

Complex bit access types are encoded to fit into small table cells. Table 28-259 shows the codes that are used for access types in this section.

Table 28-259 LRFDPBE32 Access Type Codes
Access TypeCodeDescription
Read Type
RRRead
Write Type
WWWrite
Reset or Default Value
-nValue after reset or the default value

28.8.1 FWSRC_ENABLE Register (Offset = 0h) [Reset = 00000000h]

FWSRC_ENABLE is shown in Table 28-260.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-260 FWSRC_ENABLE Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR0hReserved
18DATARAMR/W0hInternal. Only to be used through TI provided API.
17FWRAMR/W0hInternal. Only to be used through TI provided API.
16BANKR/W0hInternal. Only to be used through TI provided API.
15-3RESERVEDR0hReserved
2MDMFR/W0hInternal. Only to be used through TI provided API.
1LOCTIMR/W0hInternal. Only to be used through TI provided API.
0TOPSMR/W0hInternal. Only to be used through TI provided API.

28.8.2 STROBES0_INIT Register (Offset = 4h) [Reset = 00000000h]

STROBES0_INIT is shown in Table 28-261.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-261 STROBES0_INIT Register Field Descriptions
BitFieldTypeResetDescription
31-23RESERVEDR0hReserved
22TIMCAPT1W0hInternal. Only to be used through TI provided API.
21TIMCAPT0W0hInternal. Only to be used through TI provided API.
20S2RTRIGW0hInternal. Only to be used through TI provided API.
19DMATRIGW0hInternal. Only to be used through TI provided API.
18SYSTCAPT2W0hInternal. Only to be used through TI provided API.
17SYSTCAPT1W0hInternal. Only to be used through TI provided API.
16SYSTCAPT0W0hInternal. Only to be used through TI provided API.
15-5RESERVEDR0hReserved
4RFEW0hInternal. Only to be used through TI provided API.
3MDMW0hInternal. Only to be used through TI provided API.
2MDMFW0hInternal. Only to be used through TI provided API.
1LOCTIMW0hInternal. Only to be used through TI provided API.
0TOPSMW0hInternal. Only to be used through TI provided API.

28.8.3 EVT0_IRQ Register (Offset = 8h) [Reset = 00000000h]

EVT0_IRQ is shown in Table 28-262.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-262 EVT0_IRQ Register Field Descriptions
BitFieldTypeResetDescription
31MDMFAEMPTYR0hInternal. Only to be used through TI provided API.
30S2RSTOPR0hInternal. Only to be used through TI provided API.
29FIFOERRR0hInternal. Only to be used through TI provided API.
28MDMFAFULLR0hInternal. Only to be used through TI provided API.
27SYSTCMP2R0hInternal. Only to be used through TI provided API.
26SYSTCMP1R0hInternal. Only to be used through TI provided API.
25SYSTCMP0R0hInternal. Only to be used through TI provided API.
24MDMMSGBOXR0hInternal. Only to be used through TI provided API.
23RFEMSGBOXR0hInternal. Only to be used through TI provided API.
22RFEDATR0hInternal. Only to be used through TI provided API.
21RFECMDR0hInternal. Only to be used through TI provided API.
20MDMDATR0hInternal. Only to be used through TI provided API.
19MDMCMDR0hInternal. Only to be used through TI provided API.
18TIMER1R0hInternal. Only to be used through TI provided API.
17TIMER0R0hInternal. Only to be used through TI provided API.
16PBEAPIR0hInternal. Only to be used through TI provided API.
15SOFT15W0hInternal. Only to be used through TI provided API.
14SOFT14W0hInternal. Only to be used through TI provided API.
13SOFT13W0hInternal. Only to be used through TI provided API.
12SOFT12W0hInternal. Only to be used through TI provided API.
11SOFT11W0hInternal. Only to be used through TI provided API.
10SOFT10W0hInternal. Only to be used through TI provided API.
9SOFT9W0hInternal. Only to be used through TI provided API.
8SOFT8W0hInternal. Only to be used through TI provided API.
7SOFT7W0hInternal. Only to be used through TI provided API.
6SOFT6W0hInternal. Only to be used through TI provided API.
5SOFT5W0hInternal. Only to be used through TI provided API.
4SOFT4W0hInternal. Only to be used through TI provided API.
3SOFT3W0hInternal. Only to be used through TI provided API.
2SOFT2W0hInternal. Only to be used through TI provided API.
1SOFT1W0hInternal. Only to be used through TI provided API.
0SOFT0W0hInternal. Only to be used through TI provided API.
9-0RESERVEDR0hReserved

28.8.4 EVTMSK0_EVT1 Register (Offset = Ch) [Reset = 00000000h]

EVTMSK0_EVT1 is shown in Table 28-263.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-263 EVTMSK0_EVT1 Register Field Descriptions
BitFieldTypeResetDescription
31MDMFAEMPTYR/W0hInternal. Only to be used through TI provided API.
30S2RSTOPR/W0hInternal. Only to be used through TI provided API.
29FIFOERRR/W0hInternal. Only to be used through TI provided API.
28MDMFAFULLR/W0hInternal. Only to be used through TI provided API.
27SYSTCMP2R/W0hInternal. Only to be used through TI provided API.
26SYSTCMP1R/W0hInternal. Only to be used through TI provided API.
25SYSTCMP0R/W0hInternal. Only to be used through TI provided API.
24MDMMSGBOXR/W0hInternal. Only to be used through TI provided API.
23RFEMSGBOXR/W0hInternal. Only to be used through TI provided API.
22RFEDATR/W0hInternal. Only to be used through TI provided API.
21RFECMDR/W0hInternal. Only to be used through TI provided API.
20MDMDATR/W0hInternal. Only to be used through TI provided API.
19MDMCMDR/W0hInternal. Only to be used through TI provided API.
18TIMER1R/W0hInternal. Only to be used through TI provided API.
17TIMER0R/W0hInternal. Only to be used through TI provided API.
16PBEAPIR/W0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12TXRDBTHRR0hInternal. Only to be used through TI provided API.
11TXWRBTHRR0hInternal. Only to be used through TI provided API.
10RXRDBTHRR0hInternal. Only to be used through TI provided API.
9RXWRBTHRR0hInternal. Only to be used through TI provided API.
8MDMPROGR0hInternal. Only to be used through TI provided API.
7PBEGPI7R0hInternal. Only to be used through TI provided API.
6PBEGPI6R0hInternal. Only to be used through TI provided API.
5PBEGPI5R0hInternal. Only to be used through TI provided API.
4PBEGPI4R0hInternal. Only to be used through TI provided API.
3PBEGPI3R0hInternal. Only to be used through TI provided API.
2PBEGPI2R0hInternal. Only to be used through TI provided API.
1PBEGPI1R0hInternal. Only to be used through TI provided API.
0PBEGPI0R0hInternal. Only to be used through TI provided API.

28.8.5 EVTCLR0_EVTMSK1 Register (Offset = 10h) [Reset = 00000000h]

EVTCLR0_EVTMSK1 is shown in Table 28-264.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-264 EVTCLR0_EVTMSK1 Register Field Descriptions
BitFieldTypeResetDescription
31MDMFAEMPTYW0hInternal. Only to be used through TI provided API.
30S2RSTOPW0hInternal. Only to be used through TI provided API.
29FIFOERRW0hInternal. Only to be used through TI provided API.
28MDMFAFULLW0hInternal. Only to be used through TI provided API.
27SYSTCMP2W0hInternal. Only to be used through TI provided API.
26SYSTCMP1W0hInternal. Only to be used through TI provided API.
25SYSTCMP0W0hInternal. Only to be used through TI provided API.
24MDMMSGBOXW0hInternal. Only to be used through TI provided API.
23RFEMSGBOXW0hInternal. Only to be used through TI provided API.
22RFEDATW0hInternal. Only to be used through TI provided API.
21RFECMDW0hInternal. Only to be used through TI provided API.
20MDMDATW0hInternal. Only to be used through TI provided API.
19MDMCMDW0hInternal. Only to be used through TI provided API.
18TIMER1W0hInternal. Only to be used through TI provided API.
17TIMER0W0hInternal. Only to be used through TI provided API.
16PBEAPIW0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12TXRDBTHRR/W0hInternal. Only to be used through TI provided API.
11TXWRBTHRR/W0hInternal. Only to be used through TI provided API.
10RXRDBTHRR/W0hInternal. Only to be used through TI provided API.
9RXWRBTHRR/W0hInternal. Only to be used through TI provided API.
8MDMPROGR/W0hInternal. Only to be used through TI provided API.
7PBEGPI7R/W0hInternal. Only to be used through TI provided API.
6PBEGPI6R/W0hInternal. Only to be used through TI provided API.
5PBEGPI5R/W0hInternal. Only to be used through TI provided API.
4PBEGPI4R/W0hInternal. Only to be used through TI provided API.
3PBEGPI3R/W0hInternal. Only to be used through TI provided API.
2PBEGPI2R/W0hInternal. Only to be used through TI provided API.
1PBEGPI1R/W0hInternal. Only to be used through TI provided API.
0PBEGPI0R/W0hInternal. Only to be used through TI provided API.

28.8.6 PDREQ_EVTCLR1 Register (Offset = 14h) [Reset = 00000000h]

PDREQ_EVTCLR1 is shown in Table 28-265.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-265 PDREQ_EVTCLR1 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR0hReserved
16TOPSMPDREQR/W0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12TXRDBTHRW0hInternal. Only to be used through TI provided API.
11TXWRBTHRW0hInternal. Only to be used through TI provided API.
10RXRDBTHRW0hInternal. Only to be used through TI provided API.
9RXWRBTHRW0hInternal. Only to be used through TI provided API.
8MDMPROGW0hInternal. Only to be used through TI provided API.
7PBEGPI7W0hInternal. Only to be used through TI provided API.
6PBEGPI6W0hInternal. Only to be used through TI provided API.
6RESERVEDR0hReserved
5PBEGPI5W0hInternal. Only to be used through TI provided API.
4PBEGPI4W0hInternal. Only to be used through TI provided API.
3PBEGPI3W0hInternal. Only to be used through TI provided API.
2PBEGPI2W0hInternal. Only to be used through TI provided API.
1PBEGPI1W0hInternal. Only to be used through TI provided API.
0PBEGPI0W0hInternal. Only to be used through TI provided API.

28.8.7 MCEDATOUT0_API Register (Offset = 18h) [Reset = 00000000h]

MCEDATOUT0_API is shown in Table 28-266.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-266 MCEDATOUT0_API Register Field Descriptions
BitFieldTypeResetDescription
31-16VALR/W0hInternal. Only to be used through TI provided API.
15-5RESERVEDR0hReserved
4-0PBECMDR/W0hInternal. Only to be used through TI provided API.

28.8.8 MCECMDOUT_MCEDATIN0 Register (Offset = 1Ch) [Reset = 00000000h]

MCECMDOUT_MCEDATIN0 is shown in Table 28-267.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-267 MCECMDOUT_MCEDATIN0 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-16MCECMDOUT_VALR/W0hInternal. Only to be used through TI provided API.
15-0MCEDATIN0_VALR0hInternal. Only to be used through TI provided API.

28.8.9 MDMAPI_MCECMDIN Register (Offset = 20h) [Reset = 00000000h]

MDMAPI_MCECMDIN is shown in Table 28-268.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-268 MDMAPI_MCECMDIN Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-20PROTOCOLIDR/W0hInternal. Only to be used through TI provided API.
19-16MDMCMDR/W0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3-0VALR0hInternal. Only to be used through TI provided API.

28.8.10 FREQ_MDMMSGBOX Register (Offset = 24h) [Reset = 00000000h]

FREQ_MDMMSGBOX is shown in Table 28-269.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-269 FREQ_MDMMSGBOX Register Field Descriptions
BitFieldTypeResetDescription
31-16OFFSETR0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0VALUER0hInternal. Only to be used through TI provided API.

28.8.11 RFEDATOUT0_MDMLQI Register (Offset = 28h) [Reset = 00000000h]

RFEDATOUT0_MDMLQI is shown in Table 28-270.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-270 RFEDATOUT0_MDMLQI Register Field Descriptions
BitFieldTypeResetDescription
31-16RFEDATOUT0_VALR/W0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0MDMLQI_VALR0hInternal. Only to be used through TI provided API.

28.8.12 RFECMDOUT_RFEDATIN0 Register (Offset = 2Ch) [Reset = 00000000h]

RFECMDOUT_RFEDATIN0 is shown in Table 28-271.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-271 RFECMDOUT_RFEDATIN0 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-16RFECMDOUT_VALR/W0hInternal. Only to be used through TI provided API.
15-0RFEDATIN0_VALR0hInternal. Only to be used through TI provided API.

28.8.13 RFEAPI_RFECMDIN Register (Offset = 30h) [Reset = 00000000h]

RFEAPI_RFECMDIN is shown in Table 28-272.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-272 RFEAPI_RFECMDIN Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-20PROTOCOLIDR/W0hInternal. Only to be used through TI provided API.
19-16RFECMDR/W0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3-0VALR0hInternal. Only to be used through TI provided API.

28.8.14 RFECMDPAR1_RFECMDPAR0 Register (Offset = 34h) [Reset = 00000000h]

RFECMDPAR1_RFECMDPAR0 is shown in Table 28-273.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-273 RFECMDPAR1_RFECMDPAR0 Register Field Descriptions
BitFieldTypeResetDescription
31-16RFECMDPAR1_VALR/W0hInternal. Only to be used through TI provided API.
15-0RFECMDPAR0_VALR/W0hInternal. Only to be used through TI provided API.

28.8.15 RFERSSI_RFEMSGBOX Register (Offset = 38h) [Reset = 00000000h]

RFERSSI_RFEMSGBOX is shown in Table 28-274.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-274 RFERSSI_RFEMSGBOX Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16RFERSSI_VALR0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0RFEMSGBOX_VALR0hInternal. Only to be used through TI provided API.

28.8.16 RFERFGAIN_RFERSSIMAX Register (Offset = 3Ch) [Reset = 00000000h]

RFERFGAIN_RFERSSIMAX is shown in Table 28-275.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-275 RFERFGAIN_RFERSSIMAX Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16DBGAINR0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0VALR0hInternal. Only to be used through TI provided API.

28.8.17 MDMSYNCA Register (Offset = 40h) [Reset = 00000000h]

MDMSYNCA is shown in Table 28-276.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-276 MDMSYNCA Register Field Descriptions
BitFieldTypeResetDescription
31-0SWAR/W0hInternal. Only to be used through TI provided API.

28.8.18 MDMSYNCB Register (Offset = 44h) [Reset = 00000000h]

MDMSYNCB is shown in Table 28-277.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-277 MDMSYNCB Register Field Descriptions
BitFieldTypeResetDescription
31-0SWBR/W0hInternal. Only to be used through TI provided API.

28.8.19 MDMCMDPAR1_MDMCMDPAR0 Register (Offset = 48h) [Reset = 00000000h]

MDMCMDPAR1_MDMCMDPAR0 is shown in Table 28-278.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-278 MDMCMDPAR1_MDMCMDPAR0 Register Field Descriptions
BitFieldTypeResetDescription
31-16MDMCMDPAR1_VALR/W0hInternal. Only to be used through TI provided API.
15-0MDMCMDPAR0_VALR/W0hInternal. Only to be used through TI provided API.

28.8.20 RFEDATIN1_MDMCMDPAR2 Register (Offset = 4Ch) [Reset = 00000000h]

RFEDATIN1_MDMCMDPAR2 is shown in Table 28-279.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-279 RFEDATIN1_MDMCMDPAR2 Register Field Descriptions
BitFieldTypeResetDescription
31-16RFEDATIN1_VALR0hInternal. Only to be used through TI provided API.
15-0MDMCMDPAR2_VALR/W0hInternal. Only to be used through TI provided API.

28.8.21 POLY0 Register (Offset = 50h) [Reset = 00000000h]

POLY0 is shown in Table 28-280.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-280 POLY0 Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR/W0hInternal. Only to be used through TI provided API.

28.8.22 POLY1 Register (Offset = 54h) [Reset = 00000000h]

POLY1 is shown in Table 28-281.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-281 POLY1 Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR/W0hInternal. Only to be used through TI provided API.

28.8.23 FCFG0_PHACFG Register (Offset = 58h) [Reset = 00000000h]

FCFG0_PHACFG is shown in Table 28-282.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-282 FCFG0_PHACFG Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23TXIRQMETR/W0hInternal. Only to be used through TI provided API.
22RXIRQMETR/W0hInternal. Only to be used through TI provided API.
21TXACOMR/W1hInternal. Only to be used through TI provided API.
20TXADEALR/W0hInternal. Only to be used through TI provided API.
19-18RESERVEDR0hReserved
17RXACOMR/W0hInternal. Only to be used through TI provided API.
16RXADEALR/W1hInternal. Only to be used through TI provided API.
15-3RESERVEDR0hReserved
2-1MODE1R/W0hInternal. Only to be used through TI provided API.
0MODE0R/W0hInternal. Only to be used through TI provided API.

28.8.24 FCFG2_FCFG1 Register (Offset = 5Ch) [Reset = 00000000h]

FCFG2_FCFG1 is shown in Table 28-283.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-283 FCFG2_FCFG1 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR0hReserved
26-24TXHSIZER/W0hInternal. Only to be used through TI provided API.
23-16TXSIZER/W0hInternal. Only to be used through TI provided API.
15-9RESERVEDR0hReserved
8-0TXSTRTR/W0hInternal. Only to be used through TI provided API.

28.8.25 FCFG4_FCFG3 Register (Offset = 60h) [Reset = 00000000h]

FCFG4_FCFG3 is shown in Table 28-284.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-284 FCFG4_FCFG3 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR0hReserved
26-24RXHSIZER/W0hInternal. Only to be used through TI provided API.
23-16RXSIZER/W0hInternal. Only to be used through TI provided API.
15-9RESERVEDR0hReserved
8-0RXSTRTR/W0hInternal. Only to be used through TI provided API.

28.8.26 RXFWBTHRS_FCFG5 Register (Offset = 64h) [Reset = 00000000h]

RXFWBTHRS_FCFG5 is shown in Table 28-285.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-285 RXFWBTHRS_FCFG5 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR0hReserved
25-16BYTESR/W0hInternal. Only to be used through TI provided API.
15-9RESERVEDR0hReserved
8-6DMASREQR/W0hInternal. Only to be used through TI provided API.
5RESERVEDR0hReserved
4-0DMAREQR/W0hInternal. Only to be used through TI provided API.

28.8.27 TXFWBTHRS_RXFRBTHRS Register (Offset = 68h) [Reset = 00000000h]

TXFWBTHRS_RXFRBTHRS is shown in Table 28-286.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-286 TXFWBTHRS_RXFRBTHRS Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR0hReserved
25-16TXFWBTHRS_BYTESR/W0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-0RXFRBTHRS_BYTESR/W0hInternal. Only to be used through TI provided API.

28.8.28 TIMCTL_TXFRBTHRS Register (Offset = 6Ch) [Reset = 00000000h]

TIMCTL_TXFRBTHRS is shown in Table 28-287.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-287 TIMCTL_TXFRBTHRS Register Field Descriptions
BitFieldTypeResetDescription
31-27CPTSRC1R/W0hInternal. Only to be used through TI provided API.
26ENCPT1R/W0hInternal. Only to be used through TI provided API.
25SRC1R/W0hInternal. Only to be used through TI provided API.
24EN1R/W0hInternal. Only to be used through TI provided API.
23-19CPTSRC0R/W0hInternal. Only to be used through TI provided API.
18ENCPT0R/W0hInternal. Only to be used through TI provided API.
17SRC0R/W0hInternal. Only to be used through TI provided API.
16EN0R/W0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-0BYTESR/W0hInternal. Only to be used through TI provided API.

28.8.29 TIMPER0_TIMPRE Register (Offset = 70h) [Reset = 00000000h]

TIMPER0_TIMPRE is shown in Table 28-288.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-288 TIMPER0_TIMPRE Register Field Descriptions
BitFieldTypeResetDescription
31-16VALR/W0hInternal. Only to be used through TI provided API.
15-14RESERVEDR0hReserved
13-8PRE1R/W0hInternal. Only to be used through TI provided API.
7-6RESERVEDR0hReserved
5-0PRE0R/W0hInternal. Only to be used through TI provided API.

28.8.30 TIMCAPT0_TIMPER1 Register (Offset = 74h) [Reset = 00000000h]

TIMCAPT0_TIMPER1 is shown in Table 28-289.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-289 TIMCAPT0_TIMPER1 Register Field Descriptions
BitFieldTypeResetDescription
31-16VALUER0hInternal. Only to be used through TI provided API.
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.8.31 TRCCTL_TIMCAPT1 Register (Offset = 78h) [Reset = 00000000h]

TRCCTL_TIMCAPT1 is shown in Table 28-290.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-290 TRCCTL_TIMCAPT1 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR0hReserved
16SENDW0hInternal. Only to be used through TI provided API.
15-0VALUER0hInternal. Only to be used through TI provided API.

28.8.32 TRCCMD_TRCSTAT Register (Offset = 7Ch) [Reset = 00000000h]

TRCCMD_TRCSTAT is shown in Table 28-291.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-291 TRCCMD_TRCSTAT Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR0hReserved
25-24PARCNTR/W0hInternal. Only to be used through TI provided API.
23-16PKTHDRR/W0hInternal. Only to be used through TI provided API.
15-1RESERVEDR0hReserved
0BUSYR0hInternal. Only to be used through TI provided API.

28.8.33 TRCPAR1_TRCPAR0 Register (Offset = 80h) [Reset = 00000000h]

TRCPAR1_TRCPAR0 is shown in Table 28-292.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-292 TRCPAR1_TRCPAR0 Register Field Descriptions
BitFieldTypeResetDescription
31-16TRCPAR1_VALR/W0hInternal. Only to be used through TI provided API.
15-0TRCPAR0_VALR/W0hInternal. Only to be used through TI provided API.

28.8.34 MDMFWR_GPOCTRL Register (Offset = 84h) [Reset = 00000000h]

MDMFWR_GPOCTRL is shown in Table 28-293.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-293 MDMFWR_GPOCTRL Register Field Descriptions
BitFieldTypeResetDescription
31-16PAYLOADINR/W0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7GPO7R/W0hInternal. Only to be used through TI provided API.
6GPO6R/W0hInternal. Only to be used through TI provided API.
5GPO5R/W0hInternal. Only to be used through TI provided API.
4GPO4R/W0hInternal. Only to be used through TI provided API.
3GPO3R/W0hInternal. Only to be used through TI provided API.
2GPO2R/W0hInternal. Only to be used through TI provided API.
1GPO1R/W0hInternal. Only to be used through TI provided API.
0GPO0R/W0hInternal. Only to be used through TI provided API.

28.8.35 MDMFWRCTL_MDMFRD Register (Offset = 88h) [Reset = 00000000h]

MDMFWRCTL_MDMFRD is shown in Table 28-294.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-294 MDMFWRCTL_MDMFRD Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-16WORDSZWRR/W0hInternal. Only to be used through TI provided API.
15-0PAYLOADOUTR0hInternal. Only to be used through TI provided API.

28.8.36 MDMFCFG_MDMFRDCTL Register (Offset = 8Ch) [Reset = 00000000h]

MDMFCFG_MDMFRDCTL is shown in Table 28-295.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-295 MDMFCFG_MDMFRDCTL Register Field Descriptions
BitFieldTypeResetDescription
31-24AFULLTHRR/W0hInternal. Only to be used through TI provided API.
23-16AEMPTYTHRR/W0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3-0WORDSZRDR/W0hInternal. Only to be used through TI provided API.

28.8.37 PHASTA_MDMFSTA Register (Offset = 90h) [Reset = 00000000h]

PHASTA_MDMFSTA is shown in Table 28-296.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-296 PHASTA_MDMFSTA Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR0hReserved
17-16BUSYR0hInternal. Only to be used through TI provided API.
15-6RESERVEDR0hReserved
5OVFLR0hInternal. Only to be used through TI provided API.
4ALMOSTFULLR0hInternal. Only to be used through TI provided API.
3ALMOSTEMPTYR0hInternal. Only to be used through TI provided API.
2UNFLR0hInternal. Only to be used through TI provided API.
1RXVALIDR0hInternal. Only to be used through TI provided API.
0TXREADYR0hInternal. Only to be used through TI provided API.

28.8.38 LFSR0 Register (Offset = 94h) [Reset = 00000000h]

LFSR0 is shown in Table 28-297.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-297 LFSR0 Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR/WFFFFFFFFhInternal. Only to be used through TI provided API.

28.8.39 LFSR0BR Register (Offset = 98h) [Reset = 00000000h]

LFSR0BR is shown in Table 28-298.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-298 LFSR0BR Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR/WFFFFFFFFhInternal. Only to be used through TI provided API.

28.8.40 LFSR1 Register (Offset = 9Ch) [Reset = 00000000h]

LFSR1 is shown in Table 28-299.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-299 LFSR1 Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR/WFFFFFFFFhInternal. Only to be used through TI provided API.

28.8.41 LFSR1BR Register (Offset = A0h) [Reset = 00000000h]

LFSR1BR is shown in Table 28-300.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-300 LFSR1BR Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR/WFFFFFFFFhInternal. Only to be used through TI provided API.

28.8.42 LFSR0N_LFSR0INL Register (Offset = A4h) [Reset = 00000000h]

LFSR0N_LFSR0INL is shown in Table 28-301.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-301 LFSR0N_LFSR0INL Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-16SIZER/W0hInternal. Only to be used through TI provided API.
15-0VALW0hInternal. Only to be used through TI provided API.

28.8.43 PHAOUT0_LFSR0INM Register (Offset = A8h) [Reset = 00000000h]

PHAOUT0_LFSR0INM is shown in Table 28-302.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-302 PHAOUT0_LFSR0INM Register Field Descriptions
BitFieldTypeResetDescription
31-16PHAOUT0_VALR/W0hInternal. Only to be used through TI provided API.
15-0LFSR0INM_VALW0hInternal. Only to be used through TI provided API.

28.8.44 LFSR1N_LFSR1INL Register (Offset = ACh) [Reset = 00000000h]

LFSR1N_LFSR1INL is shown in Table 28-303.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-303 LFSR1N_LFSR1INL Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-16SIZER/W0hInternal. Only to be used through TI provided API.
15-0VALW0hInternal. Only to be used through TI provided API.

28.8.45 PHAOUT0BR_LFSR1INM Register (Offset = B0h) [Reset = 00000000h]

PHAOUT0BR_LFSR1INM is shown in Table 28-304.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-304 PHAOUT0BR_LFSR1INM Register Field Descriptions
BitFieldTypeResetDescription
31-16PHAOUT0BR_VALR0hInternal. Only to be used through TI provided API.
15-0LFSR1INM_VALW0hInternal. Only to be used through TI provided API.

28.8.46 DIVIDEND Register (Offset = B4h) [Reset = 00000000h]

DIVIDEND is shown in Table 28-305.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-305 DIVIDEND Register Field Descriptions
BitFieldTypeResetDescription
31-0VALW0hInternal. Only to be used through TI provided API.

28.8.47 DIVISOR Register (Offset = B8h) [Reset = 00000000h]

DIVISOR is shown in Table 28-306.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-306 DIVISOR Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR/W0hInternal. Only to be used through TI provided API.

28.8.48 QUOTIENT Register (Offset = BCh) [Reset = 00000000h]

QUOTIENT is shown in Table 28-307.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-307 QUOTIENT Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR0hInternal. Only to be used through TI provided API.

28.8.49 SYSTIM0 Register (Offset = C0h) [Reset = 00000000h]

SYSTIM0 is shown in Table 28-308.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-308 SYSTIM0 Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR0hInternal. Only to be used through TI provided API.

28.8.50 SYSTIM1 Register (Offset = C4h) [Reset = 00000000h]

SYSTIM1 is shown in Table 28-309.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-309 SYSTIM1 Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR0hInternal. Only to be used through TI provided API.

28.8.51 SYSTIM2 Register (Offset = C8h) [Reset = 00000000h]

SYSTIM2 is shown in Table 28-310.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-310 SYSTIM2 Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR0hInternal. Only to be used through TI provided API.

28.8.52 DIVSTA_GPI Register (Offset = CCh) [Reset = 00000000h]

DIVSTA_GPI is shown in Table 28-311.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-311 DIVSTA_GPI Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR0hReserved
16STATR0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7GPI7R0hInternal. Only to be used through TI provided API.
6GPI6R0hInternal. Only to be used through TI provided API.
5GPI5R0hInternal. Only to be used through TI provided API.
4GPI4R0hInternal. Only to be used through TI provided API.
3GPI3R0hInternal. Only to be used through TI provided API.
2GPI2R0hInternal. Only to be used through TI provided API.
1GPI1R0hInternal. Only to be used through TI provided API.
0GPI0R0hInternal. Only to be used through TI provided API.

28.8.53 FSTAT_FCMD Register (Offset = D0h) [Reset = 00000000h]

FSTAT_FCMD is shown in Table 28-312.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-312 FSTAT_FCMD Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR0hReserved
27TXUNFLR0hInternal. Only to be used through TI provided API.
26TXOVFLR0hInternal. Only to be used through TI provided API.
25TXEMPTYR0hInternal. Only to be used through TI provided API.
24TXFULLR0hInternal. Only to be used through TI provided API.
23-20RESERVEDR0hReserved
19RXUNFLR0hInternal. Only to be used through TI provided API.
18RXOVFLR0hInternal. Only to be used through TI provided API.
17RXEMPTYR0hInternal. Only to be used through TI provided API.
16RXFULLR0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0DATAW0hInternal. Only to be used through TI provided API.

28.8.54 RXFRP_RXFWP Register (Offset = D4h) [Reset = 00000000h]

RXFRP_RXFWP is shown in Table 28-313.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-313 RXFRP_RXFWP Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR0hReserved
25-16RXFRP_PTRR/W0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-0RXFWP_PTRR/W0hInternal. Only to be used through TI provided API.

28.8.55 RXFSRP_RXFSWP Register (Offset = D8h) [Reset = 00000000h]

RXFSRP_RXFSWP is shown in Table 28-314.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-314 RXFSRP_RXFSWP Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR0hReserved
25-16RXFSRP_PTRR/W0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-0RXFSWP_PTRR/W0hInternal. Only to be used through TI provided API.

28.8.56 TXFRP_TXFWP Register (Offset = DCh) [Reset = 00000000h]

TXFRP_TXFWP is shown in Table 28-315.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-315 TXFRP_TXFWP Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR0hReserved
25-16TXFRP_PTRR/W0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-0TXFWP_PTRR/W0hInternal. Only to be used through TI provided API.

28.8.57 TXFSRP_TXFSWP Register (Offset = E0h) [Reset = 00000000h]

TXFSRP_TXFSWP is shown in Table 28-316.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-316 TXFSRP_TXFSWP Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR0hReserved
25-16TXFSRP_PTRR/W0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-0TXFSWP_PTRR/W0hInternal. Only to be used through TI provided API.

28.8.58 RXFREADABLE_RXFWRITABLE Register (Offset = E4h) [Reset = 00000000h]

RXFREADABLE_RXFWRITABLE is shown in Table 28-317.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-317 RXFREADABLE_RXFWRITABLE Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR0hReserved
25-16RXFREADABLE_BYTESR0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-0RXFWRITABLE_BYTESR0hInternal. Only to be used through TI provided API.

28.8.59 TXFREADABLE_TXFWRITABLE Register (Offset = E8h) [Reset = 00000000h]

TXFREADABLE_TXFWRITABLE is shown in Table 28-318.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-318 TXFREADABLE_TXFWRITABLE Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR0hReserved
25-16TXFREADABLE_BYTESR0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-0TXFWRITABLE_BYTESR0hInternal. Only to be used through TI provided API.

28.8.60 RXFBWR_RXFBRD Register (Offset = ECh) [Reset = 00000000h]

RXFBWR_RXFBRD is shown in Table 28-319.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-319 RXFBWR_RXFBRD Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16RXFBWR_DATAW0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0RXFBRD_DATAR0hInternal. Only to be used through TI provided API.

28.8.61 TXFBWR_TXFBRD Register (Offset = F0h) [Reset = 00000000h]

TXFBWR_TXFBRD is shown in Table 28-320.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-320 TXFBWR_TXFBRD Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16TXFBWR_DATAW0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0TXFBRD_DATAR0hInternal. Only to be used through TI provided API.

28.8.62 RXFHWR_RXFHRD Register (Offset = F4h) [Reset = 00000000h]

RXFHWR_RXFHRD is shown in Table 28-321.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-321 RXFHWR_RXFHRD Register Field Descriptions
BitFieldTypeResetDescription
31-16RXFHWR_DATAW0hInternal. Only to be used through TI provided API.
15-0RXFHRD_DATAR0hInternal. Only to be used through TI provided API.

28.8.63 TXFHWR_TXFHRD Register (Offset = F8h) [Reset = 00000000h]

TXFHWR_TXFHRD is shown in Table 28-322.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-322 TXFHWR_TXFHRD Register Field Descriptions
BitFieldTypeResetDescription
31-16TXFHWR_DATAW0hInternal. Only to be used through TI provided API.
15-0TXFHRD_DATAR0hInternal. Only to be used through TI provided API.

28.8.64 MCEDATIN1 Register (Offset = FCh) [Reset = 00000000h]

MCEDATIN1 is shown in Table 28-323.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-323 MCEDATIN1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0VALR0hInternal. Only to be used through TI provided API.