SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755P10 , CC2755R10
If the SYS_HDBF=1, the LGPT can optionally insert a deadband transition in a reference PWM signal. Deadband insertion is accomplished by taking a reference pulse-width-modulated signal and generating two pulse-width-modulated signals (IOn and IO_Cn) of the same frequency but with a deadband period inserted between the signals. This is shown in Figure 12-12.
As shown in Figure 12-12 RISEDLY and FALLDLY fields from the DBDLY register are added with a value of 1 during deadband insertion. Both IO and IO_C signals are also one system clock cycle delayed due to the deadband insertion logic.
Example setup of Deadband on IO0 and IO_C0