SWCU195A December   2024  â€“ May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10

 

  1.   1
  2.   Read This First
    1.     About This Manual
    2.     Devices
    3.     Register, Field, and Bit Calls
    4.     Related Documentation
    5.     Trademarks
  3. Architectural Overview
    1. 1.1  Target Applications
    2. 1.2  Introduction
    3. 1.3  Arm Cortex M33
      1. 1.3.1 Processor Core
      2. 1.3.2 SysTick Timer
      3. 1.3.3 Nested Vectored Interrupt Controller
      4. 1.3.4 System Control Block (SCB)
      5. 1.3.5 TI Machine Learning Instruction Extensions
    4. 1.4  On-Chip Memory
      1. 1.4.1 SRAM
      2. 1.4.2 FLASH
      3. 1.4.3 ROM
    5. 1.5  Power Supply System
      1. 1.5.1 VDDS
      2. 1.5.2 VDDIO
      3. 1.5.3 VDDR
      4. 1.5.4 VDDD Digital Core Supply
      5. 1.5.5 DC/DC Converter
    6. 1.6  Radio
    7. 1.7  Hardware Security Module
    8. 1.8  AES 128-Bit Cryptographic Accelerator
    9. 1.9  System Timer (SYSTIM)
    10. 1.10 General Purpose Timers (LGPT)
    11. 1.11 Always-ON (AON) or Ultra-Low Leakage (ULL) Domain
      1. 1.11.1 Watchdog Timer
      2. 1.11.2 Battery and Temperature Monitor
      3. 1.11.3 Voltage Glitch Monitor (VGM)
      4. 1.11.4 Real-Time Clock (RTC)
      5. 1.11.5 Low Power Comparator
    12. 1.12 Direct Memory Access
    13. 1.13 System Control and Clock
    14. 1.14 Communication Peripherals
      1. 1.14.1 UART
      2. 1.14.2 I2C
      3. 1.14.3 SPI
      4. 1.14.4 CAN-FD
      5. 1.14.5 I2S
    15. 1.15 Programmable I/Os
    16. 1.16 Algorithm Processing Unit (APU)
    17. 1.17 Serial Wire Debug (SWD)
  4. Arm® Cortex®-M33 Processor
    1. 2.1 Arm® Cortex®-M33 Processor Introduction
    2. 2.2 M33 Instantiation Parameters
    3. 2.3 Arm® Cortex®-M33 System Peripheral Details
      1. 2.3.1 Floating Point Unit (FPU)
      2. 2.3.2 Memory Protection Unit (MPU)
      3. 2.3.3 Digital Signal Processing (DSP)
      4. 2.3.4 Security Attribution Unit (SAU)
      5. 2.3.5 System Timer (SysTick)
      6. 2.3.6 Nested Vectored Interrupt Controller (NVIC)
      7. 2.3.7 System Control Block (SCB)
      8. 2.3.8 System Control Space (SCS)
    4. 2.4 CPU Sub-System Peripheral Details
      1. 2.4.1 Trace Port Interface Unit (TPIU)
      2. 2.4.2 DAP Bridge and Debug Authentication
      3. 2.4.3 Implementation Defined Attribution Unit (IDAU)
      4. 2.4.4 Custom Datapath Extension (CDE)
    5. 2.5 Programming Model
      1. 2.5.1 Modes of Operation and Execution
        1. 2.5.1.1 Security States
        2. 2.5.1.2 Operating Modes
        3. 2.5.1.3 Operating States
        4. 2.5.1.4 Privileged Access and Unprivileged User Access
      2. 2.5.2 Instruction Set Summary
      3. 2.5.3 Memory Model
        1. 2.5.3.1 Private Peripheral Bus
        2. 2.5.3.2 Unaligned Accesses
      4. 2.5.4 Processor Core Registers Summary
      5. 2.5.5 Exceptions
        1. 2.5.5.1 Exception Handling and Prioritization
    6. 2.6 TrustZone-M
      1. 2.6.1 Overview
      2. 2.6.2 M33 Configuration
      3. 2.6.3 Description of Elements
        1. 2.6.3.1 IDAU (Implementation Defined Attribution Unit)
          1. 2.6.3.1.1 Expected Use
        2. 2.6.3.2 Gaskets
          1. 2.6.3.2.1 Periphery Gasket
          2. 2.6.3.2.2 Controller Gasket
        3. 2.6.3.3 Memories
        4. 2.6.3.4 TCM
      4. 2.6.4 TCM Registers
    7. 2.7 Arm® Cortex®-M33 Registers
      1. 2.7.1  CPU_ROM_TABLE Registers
      2. 2.7.2  TPIU Registers
      3. 2.7.3  DCB Registers
      4. 2.7.4  DIB Registers
      5. 2.7.5  DWT Registers
      6. 2.7.6  FPB Registers
      7. 2.7.7  FPE Registers
      8. 2.7.8  ICB Registers
      9. 2.7.9  ITM Registers
      10. 2.7.10 MPU Registers
      11. 2.7.11 NVIC Registers
      12. 2.7.12 SAU Registers
      13. 2.7.13 SCB Registers
      14. 2.7.14 SYSTIMER Registers
      15. 2.7.15 SYSTICK Registers
      16. 2.7.16 Clock Control
      17. 2.7.17 Protocol Descriptions
      18. 2.7.18 Reset Considerations
        1. 2.7.18.1 Hardware Reset Considerations
      19. 2.7.19 Initialization
      20. 2.7.20 Interrupt and Event Support
        1. 2.7.20.1 Connection to Event Fabric
      21. 2.7.21 Power Management
  5. Memory Map
    1. 3.1 Memory Map
  6. Interrupts and Events
    1. 4.1 Exception Model
      1. 4.1.1 Exception States
      2. 4.1.2 Exception Types
      3. 4.1.3 Exception Handlers
      4. 4.1.4 Vector Table
      5. 4.1.5 Exception Priorities
      6. 4.1.6 Interrupt Priority Grouping
      7. 4.1.7 Exception Entry and Return
        1. 4.1.7.1 Exception Entry
        2. 4.1.7.2 Exception Return
    2. 4.2 Fault Handling
      1. 4.2.1 Fault Types
      2. 4.2.2 Fault Escalation to HardFault
      3. 4.2.3 Fault Status Registers and Fault Address Registers
      4. 4.2.4 Lockup
    3. 4.3 Security State Switches
    4. 4.4 Event Fabric
      1. 4.4.1 Introduction
      2. 4.4.2 Overview
      3. 4.4.3 Registers
      4. 4.4.4 AON Event Fabric
        1. 4.4.4.1 AON Common Input Events List
        2. 4.4.4.2 AON Event Subscribers
        3. 4.4.4.3 Power Management Controller (PMCTL)
        4. 4.4.4.4 Real Time Clock (RTC)
        5. 4.4.4.5 AON to MCU Event Fabric
      5. 4.4.5 MCU Event Fabric
        1. 4.4.5.1 Common Input Event List
        2. 4.4.5.2 MCU Event Subscribers
          1. 4.4.5.2.1 System CPU
          2. 4.4.5.2.2 Non-Maskable Interrupt (NMI)
    5. 4.5 Digital Test Bus (DTB)
    6. 4.6 EVTSVT Registers
    7. 4.7 EVTULL Registers
  7. Debug Subsystem
    1. 5.1  Introduction
    2. 5.2  Block Diagram
    3. 5.3  Overview
      1. 5.3.1 Physical Interface
      2. 5.3.2 Debug Access Ports
    4. 5.4  Debug Features
      1. 5.4.1 Processor Debug
      2. 5.4.2 Breakpoint Unit (BPU)
      3. 5.4.3 Peripheral Debug
    5. 5.5  Behavior in Low Power Modes
    6. 5.6  Restricting Debug Access
    7. 5.7  Mailbox (DSSM)
    8. 5.8  Mailbox Events
      1. 5.8.1 CPU Interrupt Event (AON_DBG_COMB)
    9. 5.9  Software Considerations
    10. 5.10 DBGSS Registers
  8. Power, Reset, and Clocking
    1. 6.1 Introduction
    2. 6.2 System CPU Modes
    3. 6.3 Supply System
      1. 6.3.1 Internal DC/DC Converter and Global LDO
    4. 6.4 Power States
      1. 6.4.1 RESET
      2. 6.4.2 SHUTDOWN
      3. 6.4.3 ACTIVE
      4. 6.4.4 IDLE
      5. 6.4.5 STANDBY
      6. 6.4.6 PMCTL Registers
    5. 6.5 Digital Power Partitioning
    6. 6.6 Clocks
      1. 6.6.1 Block Diagram
      2. 6.6.2 LF clock
        1. 6.6.2.1 LFINC Measurement Mechanism
        2. 6.6.2.2 LFINC Filtering
      3. 6.6.3 HFOSC
        1. 6.6.3.1 HFOSC Control and Qualification
        2. 6.6.3.2 HFOSC Tracking Loop
      4. 6.6.4 AFOSC
        1. 6.6.4.1 AFOSC Control and Qualification
        2. 6.6.4.2 AFOSC Tracking Loop
        3. 6.6.4.3 AFOSC Ratio
      5. 6.6.5 CLKSVT
      6. 6.6.6 CLKULL
      7. 6.6.7 CKM Registers
      8. 6.6.8 CKMD Registers
      9. 6.6.9 CLKCTL Registers
    7. 6.7 Resets
      1. 6.7.1 Watchdog Timer (WDT)
      2. 6.7.2 RTC Reset
      3. 6.7.3 LF Loss Detection
    8. 6.8 AON (REG3V3) Register Bank
  9. Internal Memory
    1. 7.1 SRAM
      1. 7.1.1 Overview
        1. 7.1.1.1 Purpose of the Peripheral
        2. 7.1.1.2 Features
        3. 7.1.1.3 Functional Block Diagram
      2. 7.1.2 Peripheral Functional Description
        1. 7.1.2.1 Parity Error Detection
          1. 7.1.2.1.1 Parity Error Debug Register
        2. 7.1.2.2 Extension Mode
        3. 7.1.2.3 Initialization
        4. 7.1.2.4 TrustZone Watermarking
      3. 7.1.3 SRAM Registers
      4. 7.1.4 SRAMCTRL Registers
    2. 7.2 VIMS
      1. 7.2.1 Overview
        1. 7.2.1.1 Purpose of the Peripheral
        2. 7.2.1.2 Features
        3. 7.2.1.3 Functional Block Diagram
      2. 7.2.2 Peripheral Functional Description
        1. 7.2.2.1 Dedicated 8KB CPU Cache
        2. 7.2.2.2 Dedicated 2KB HSM Cache
        3. 7.2.2.3 Dedicated 128-Bit Line Buffer
        4. 7.2.2.4 ROM
        5. 7.2.2.5 Flash
        6. 7.2.2.6 Auxiliary Regions
        7. 7.2.2.7 Flash Partition and Protection
          1. 7.2.2.7.1 Main Region
          2. 7.2.2.7.2 Read Protection
          3. 7.2.2.7.3 Sticky Write/Erase Protection
        8. 7.2.2.8 TrustZoneTM Watermark
        9. 7.2.2.9 Debug Access
      3. 7.2.3 VIMS Registers
    3. 7.3 FLASH
      1. 7.3.1 FLASH Registers
  10. Hardware Security Module (HSM)
    1. 8.1 Introduction
    2. 8.2 Overview
    3. 8.3 One-Time-Programmable (OTP) Controller
      1. 8.3.1 High-Level Sequence to Handle OTP Requests
    4. 8.4 Mailbox and Register Access Firewall
    5. 8.5 DMA Firewall
    6. 8.6 Coprocessor
    7. 8.7 HSM FW
      1. 8.7.1 Acquiring the Latest HSM FW
      2. 8.7.2 Programming HSM FW
      3. 8.7.3 Optional Customer Signing of HSM FW
    8. 8.8 HSM Registers
    9. 8.9 HSMCRYPTO Registers
  11. Device Boot and Bootloader
    1. 9.1 Device Boot and Programming
      1. 9.1.1 Boot Flow
      2. 9.1.2 Boot Status
      3. 9.1.3 Boot Protection/Locking Mechanisms
      4. 9.1.4 Debug and Active SWD Connections at Boot
        1. 9.1.4.1 Secure Debug and Persistent Debug
      5. 9.1.5 Flashless Test Mode and Tools Client Mode
        1. 9.1.5.1 Flashless Test Mode
        2. 9.1.5.2 Tools Client Mode
      6. 9.1.6 Retest Mode and Return-to-Factory Procedure
      7. 9.1.7 Disabling SWD Debug Port
    2. 9.2 Flash Programming
      1. 9.2.1 CCFG
      2. 9.2.2 CCFG Permissions/Restrictions that Affect Flash Programming
      3. 9.2.3 SACI Flash Programming Commands
      4. 9.2.4 Flash Programming Flows
        1. 9.2.4.1 Initial Programming of a New Device
        2. 9.2.4.2 Reprogramming of Previously Programmed Device
        3. 9.2.4.3 Add User Record on Already Programmed Device as Part of Commissioning Step
        4. 9.2.4.4 Incrementally Program Ancillary Data to MAIN Flash Sectors of a Previously Programmed Device
        5. 9.2.4.5 Reprogramming of Only the Main Flash Application of a Previously Programmed Device
    3. 9.3 Device Management Command Interface
      1. 9.3.1 SACI Communication Protocol
        1. 9.3.1.1 Host Side Protocol
        2. 9.3.1.2 Command Format
        3. 9.3.1.3 Response Format
        4. 9.3.1.4 Response Result Field
        5. 9.3.1.5 Command Sequence Tag
        6. 9.3.1.6 Host Side Timeout
      2. 9.3.2 SACI Commands
        1. 9.3.2.1 Miscellaneous Commands
          1. 9.3.2.1.1 SACI_CMD_MISC_NO_OPERATION
          2. 9.3.2.1.2 SACI_CMD_MISC_GET_DIE_ID
          3. 9.3.2.1.3 SACI_CMD_MISC_GET_CCFG_USER_REC
          4. 9.3.2.1.4 SACI_CMD_GET_SECBOOT_HSMFW_UPDATE_STATUS
          5. 9.3.2.1.5 SACI_CMD_HSM_GET_SYS_INFO
        2. 9.3.2.2 Debug Commands
          1. 9.3.2.2.1 SACI_CMD_DEBUG_EXIT_SACI_HALT
          2. 9.3.2.2.2 SACI_CMD_DEBUG_EXIT_SACI_SHUTDOWN
          3. 9.3.2.2.3 SACI_CMD_DEBUG_REQ_KEY_ID
          4. 9.3.2.2.4 SACI_CMD_DEBUG_REQ_CHALLENGE
          5. 9.3.2.2.5 SACI_CMD_DEBUG_SUBMIT_CHALLENGE_RESP
          6. 9.3.2.2.6 SACI_CMD_DEBUG_CLOSE_SESSION
          7. 9.3.2.2.7 SACI_CMD_BLDR_APP_RESET_DEVICE
          8. 9.3.2.2.8 SACI_CMD_BLDR_APP_EXIT_SACI_RUN
        3. 9.3.2.3 Flash Programming Commands
          1. 9.3.2.3.1  SACI_CMD_FLASH_ERASE_CHIP
          2. 9.3.2.3.2  SACI_CMD_FLASH_ERASE_MAIN_APP
          3. 9.3.2.3.3  SACI_CMD_FLASH_PROG_CCFG_SECTOR
          4. 9.3.2.3.4  SACI_CMD_FLASH_PROG_CCFG_USER_REC
          5. 9.3.2.3.5  SACI_CMD_FLASH_PROG_SCFG_SECTOR
          6. 9.3.2.3.6  SACI_CMD_FLASH_PROG_MAIN_SECTOR
          7. 9.3.2.3.7  SACI_CMD_FLASH_PROG_MAIN_PIPELINED
          8. 9.3.2.3.8  SACI_CMD_FLASH_VERIFY_MAIN_SECTORS
          9. 9.3.2.3.9  SACI_CMD_FLASH_VERIFY_CCFG_SECTOR
          10. 9.3.2.3.10 SACI_CMD_FLASH_VERIFY_SCFG_SECTOR
    4. 9.4 Bootloader Support
      1. 9.4.1 Bootloader v.s Secure Boot
    5. 9.5 ROM Serial Bootloader
      1. 9.5.1 ROM Serial Bootloader Interfaces
        1. 9.5.1.1 Packet Handling
          1. 9.5.1.1.1 Packet Acknowledge and Not-Acknowledge Bytes
        2. 9.5.1.2 Transport Layer
          1. 9.5.1.2.1 UART Transport
            1. 9.5.1.2.1.1 UART Baud Rate Automatic Detection
          2. 9.5.1.2.2 SPI Transport
      2. 9.5.2 ROM Serial Bootloader Parameters
      3. 9.5.3 ROM Serial Bootloader Commands
        1. 9.5.3.1 BLDR_CMD_PING
        2. 9.5.3.2 BLDR_CMD_GET_STATUS
        3. 9.5.3.3 BLDR_CMD_GET_PART_ID
        4. 9.5.3.4 BLDR_CMD_RESET
        5. 9.5.3.5 BLDR_CMD_CHIP_ERASE
        6. 9.5.3.6 BLDR_CMD_CRC32
        7. 9.5.3.7 BLDR_CMD_DOWNLOAD
        8. 9.5.3.8 BLDR_CMD_DOWNLOAD_CRC
        9. 9.5.3.9 BLDR_CMD_SEND_DATA
      4. 9.5.4 Bootloader Firmware Update Example
  12. 10Device Configuration
    1. 10.1 Guidelines for Securely Configuring Your Device
      1. 10.1.1 Enabling and Configuring Secure Boot
      2. 10.1.2 Configure Debug Access
      3. 10.1.3 Configure Flash Protections
      4. 10.1.4 Configure Device Permissions
      5. 10.1.5 Configure HSM FW Update Keys
      6. 10.1.6 Configure emSensor
    2. 10.2 Factory Configuration (FCFG)
    3. 10.3 Customer Configuration (CCFG)
    4. 10.4 Security Configuration (SCFG)
  13. 11Secure Boot
    1. 11.1  Secure Boot
    2. 11.2  Execution Flow
    3. 11.3  ROM API
      1. 11.3.1 HAPI (Hardware API)
      2. 11.3.2 Registers
    4. 11.4  Configuration
      1. 11.4.1 Slot Configuration
      2. 11.4.2 Policy
        1. 11.4.2.1 Authentication Method
        2. 11.4.2.2 Authentication Algorithm
        3. 11.4.2.3 Update Mode
          1. 11.4.2.3.1 Overwrite
          2. 11.4.2.3.2 XIP Revert Enabled/Disabled
      3. 11.4.3 Key Update Key Hash
      4. 11.4.4 Key Ring
      5. 11.4.5 Boot Seed
    5. 11.5  Generic Image Format
    6. 11.6  Application Update
      1. 11.6.1 Image Format
    7. 11.7  Secondary Secure Bootloader Update
      1. 11.7.1 Image Format
      2. 11.7.2 Update Pattern
    8. 11.8  Key Update
      1. 11.8.1 Image Format
    9. 11.9  Antirollback
    10. 11.10 Version Log (VLOG)
      1. 11.10.1 Record structure
    11. 11.11 Fallback
    12. 11.12 ROM Panic
  14. 12General Purpose Timers (LGPT)
    1. 12.1 Overview
    2. 12.2 Block Diagram
    3. 12.3 Functional Description
      1. 12.3.1  Prescaler
      2. 12.3.2  Counter
      3. 12.3.3  Target
      4. 12.3.4  Channel Input Logic
      5. 12.3.5  Channel Output Logic
      6. 12.3.6  Channel Actions
        1. 12.3.6.1 Period and Pulse Width Measurement
        2. 12.3.6.2 Clear on Zero, Toggle on Compare Repeatedly
        3. 12.3.6.3 Set on Zero, Toggle on Compare Repeatedly
      7. 12.3.7  Channel Capture Configuration
      8. 12.3.8  Channel Filters
        1. 12.3.8.1 Setting up the Channel Filters
      9. 12.3.9  Synchronize Multiple LGPT Timers
      10. 12.3.10 Interrupts, ADC Trigger, and DMA Request
    4. 12.4 Timer Modes
      1. 12.4.1 Quadrature Decoder
      2. 12.4.2 DMA
      3. 12.4.3 IR Generation
      4. 12.4.4 Fault and Park
      5. 12.4.5 Deadband
      6. 12.4.6 Deadband, Fault, and Park
      7. 12.4.7 Example Application: Brushless DC (BLDC) Motor
    5. 12.5 LGPT0 Registers
    6. 12.6 LGPT1 Registers
    7. 12.7 LGPT2 Registers
    8. 12.8 LGPT3 Registers
  15. 13Algorithm Processing Unit (APU)
    1. 13.1 Introduction
    2. 13.2 APU Related Collateral
    3. 13.3 Functional Description
    4. 13.4 APU Operation
    5. 13.5 Interrupts and Events
    6. 13.6 Data Representation
    7. 13.7 Data Memory
    8. 13.8 Software
    9. 13.9 APU Registers
  16. 14Voltage Glitch Monitor (VGM)
    1. 14.1 Overview
    2. 14.2 Features and Operation
  17. 15System Timer (SYSTIM)
    1. 15.1 Overview
    2. 15.2 Block Diagram
    3. 15.3 Functional Description
      1. 15.3.1 Common Channel Features
        1. 15.3.1.1 Compare Mode
        2. 15.3.1.2 Capture Mode
        3. 15.3.1.3 Additional Channel Arming Methods
      2. 15.3.2 Interrupts and Events
    4. 15.4 SYSTIM Registers
  18. 16Real Time Clock (RTC)
    1. 16.1 Introduction
    2. 16.2 Block Diagram
    3. 16.3 Interrupts and Events
      1. 16.3.1 Input Event
      2. 16.3.2 Output Event
      3. 16.3.3 Arming and Disarming Channels
    4. 16.4 CAPTURE and COMPARE Configurations
      1. 16.4.1 CHANNEL 0 - COMPARE CHANNEL
      2. 16.4.2 CHANNEL 1—CAPTURE CHANNEL
    5. 16.5 RTC Registers
  19. 17Low Power Comparator (SYS0)
    1. 17.1 Introduction
    2. 17.2 Block Diagram
    3. 17.3 Functional Description
      1. 17.3.1 Input Selection
      2. 17.3.2 Voltage Divider
      3. 17.3.3 Hysteresis
      4. 17.3.4 Wake-Up
    4. 17.4 SYS0 Registers
  20. 18Battery Monitor, Temperature Sensor, and DCDC Controller (PMUD)
    1. 18.1 Introduction
    2. 18.2 Functional Description
      1. 18.2.1 BATMON
      2. 18.2.2 DCDC
    3. 18.3 PMUD Registers
  21. 19Micro Direct Memory Access (µDMA)
    1. 19.1 Introduction
    2. 19.2 Block Diagram
    3. 19.3 Functional Description
      1. 19.3.1  Channel Assignments
      2. 19.3.2  Priority
      3. 19.3.3  Arbitration Size
      4. 19.3.4  Request Types
        1. 19.3.4.1 Single Request
        2. 19.3.4.2 Burst Request
      5. 19.3.5  Channel Configuration
      6. 19.3.6  Transfer Modes
        1. 19.3.6.1 Stop Mode
        2. 19.3.6.2 Basic Mode
        3. 19.3.6.3 Auto Mode
        4. 19.3.6.4 Ping-Pong Mode
        5. 19.3.6.5 Memory Scatter-Gather Mode
        6. 19.3.6.6 Peripheral Scatter-Gather Mode
      7. 19.3.7  Transfer Size and Increments
      8. 19.3.8  Peripheral Interface
      9. 19.3.9  Software Request
      10. 19.3.10 Interrupts and Errors
      11. 19.3.11 Initialization and Configuration
        1. 19.3.11.1 Module Initialization
        2. 19.3.11.2 Configuring a Memory-to-Memory Transfer
        3. 19.3.11.3 Configure the Channel Attributes
        4. 19.3.11.4 Configure the Channel Control Structure
        5. 19.3.11.5 Start the Transfer
        6. 19.3.11.6 Software Considerations
    4. 19.4 DMA Registers
  22. 20Advanced Encryption Standard (AES)
    1. 20.1 Introduction
      1. 20.1.1 AES Performance
    2. 20.2 Functional Description
      1. 20.2.1 Reset Considerations
      2. 20.2.2 Interrupt and Event Support
        1. 20.2.2.1 Interrupt Events and Requests
        2. 20.2.2.2 Connection to Event Fabric
      3. 20.2.3 µDMA
        1. 20.2.3.1 µDMA Example
    3. 20.3 Encryption and Decryption Configuration
      1. 20.3.1  CBC-MAC (Cipher Block Chaining-Message Authentication Code)
      2. 20.3.2  CBC (Cipher Block Chaining) Encryption
      3. 20.3.3  CBC Decryption
      4. 20.3.4  CTR (Counter) Encryption/Decryption
      5. 20.3.5  ECB (Electronic Code Book) Encryption
      6. 20.3.6  ECB Decryption
      7. 20.3.7  CFB (Cipher Feedback) Encryption
      8. 20.3.8  CFB Decryption
      9. 20.3.9  OFB (Open Feedback) Encryption
      10. 20.3.10 OFB Decryption
      11. 20.3.11 PCBC (Propagating Cipher Block Chaining) Encryption
      12. 20.3.12 PCBC Decryption
      13. 20.3.13 CTR-DRBG (Counter-Deterministic Random Bit Generator)
      14. 20.3.14 CCM
    4. 20.4 AES Registers
    5. 20.5 CRYPTO Registers
  23. 21Analog to Digital Converter (ADC)
    1. 21.1 Overview
    2. 21.2 Block Diagram
    3. 21.3 Functional Description
      1. 21.3.1  ADC Core
      2. 21.3.2  Voltage Reference Options
      3. 21.3.3  Resolution Modes
      4. 21.3.4  ADC Clocking
      5. 21.3.5  Power Down Behavior
      6. 21.3.6  Sampling Trigger Sources and Sampling Modes
        1. 21.3.6.1 AUTO Sampling Mode
        2. 21.3.6.2 MANUAL Sampling Mode
      7. 21.3.7  Sampling Period
      8. 21.3.8  Conversion Modes
      9. 21.3.9  ADC Data Format
      10. 21.3.10 Status Register
      11. 21.3.11 ADC Events
        1. 21.3.11.1 CPU Interrupt Event Publisher (INT_EVENT0)
        2. 21.3.11.2 Generic Event Publisher (INT_EVENT1)
        3. 21.3.11.3 DMA Trigger Event Publisher (INT_EVENT2)
        4. 21.3.11.4 Generic Event Subscriber
    4. 21.4 Advanced Features
      1. 21.4.1 Window Comparator
      2. 21.4.2 DMA & FIFO Operation
        1. 21.4.2.1 DMA/CPU Operation in Non-FIFO Mode (FIFOEN=0)
        2. 21.4.2.2 DMA/CPU Operation in FIFO Mode (FIFOEN=1)
        3. 21.4.2.3 DMA/CPU Operation Summary Matrix
      3. 21.4.3 Ad-hoc Single Conversion
    5. 21.5 ADC Registers
  24. 22I/O Controller (IOC)
    1. 22.1  Introduction
    2. 22.2  Block Diagram
    3. 22.3  I/O Mapping and Configuration
      1. 22.3.1 Basic I/O Mapping
      2. 22.3.2 Radio GPO
      3. 22.3.3 Pin Mapping
      4. 22.3.4 DTB Muxing
    4. 22.4  Edge Detection
    5. 22.5  GPIO
    6. 22.6  I/O Pins
    7. 22.7  Unused Pins
    8. 22.8  Debug Configuration
    9. 22.9  IOC Registers
    10. 22.10 GPIO Registers
  25. 23Universal Asynchronous Receiver/Transmitter (UART-LIN)
    1. 23.1 Introduction
    2. 23.2 Block Diagram
    3. 23.3 UART Functional Description
      1. 23.3.1 Transmit and Receive Logic
      2. 23.3.2 Baud Rate Generation
      3. 23.3.3 FIFO Operation
        1. 23.3.3.1 FIFO Remapping
      4. 23.3.4 Data Transmission
      5. 23.3.5 Flow Control
      6. 23.3.6 IrDA Encoding and Decoding
      7. 23.3.7 Interrupts
      8. 23.3.8 Loopback Operation
    4. 23.4 UART-LIN Specification
      1. 23.4.1 Break transmission in UART mode
      2. 23.4.2 Break reception in UART mode
      3. 23.4.3 Break/Synch transmission in LIN mode
      4. 23.4.4 Break/Synch reception in LIN mode
      5. 23.4.5 Dormant mode operation
      6. 23.4.6 Wakeup signal generation
      7. 23.4.7 Wakeup signal detection when device is in active/idle modes
      8. 23.4.8 Wakeup signal detection when device is in standby mode
    5. 23.5 Interface to µDMA
    6. 23.6 Initialization and Configuration
    7. 23.7 UART Registers
  26. 24Serial Peripheral Interface (SPI)
    1. 24.1 Overview
      1. 24.1.1 Features
      2. 24.1.2 Block Diagram
    2. 24.2 Signal Description
    3. 24.3 Functional Description
      1. 24.3.1  Clock Control
      2. 24.3.2  FIFO Operation
        1. 24.3.2.1 Transmit FIFO
        2. 24.3.2.2 Repeated Transmit Operation
        3. 24.3.2.3 Receive FIFO
        4. 24.3.2.4 FIFO Flush
      3. 24.3.3  Interrupts
      4. 24.3.4  Data Format
      5. 24.3.5  Delayed Data Sampling
      6. 24.3.6  Chip Select Control
      7. 24.3.7  Command Data Control
      8. 24.3.8  Protocol Descriptions
        1. 24.3.8.1 Motorola SPI Frame Format
        2. 24.3.8.2 Texas Instruments Synchronous Serial Frame Format
        3. 24.3.8.3 MICROWIRE Frame Format
      9. 24.3.9  CRC Configuration
      10. 24.3.10 Auto CRC Functionality
      11. 24.3.11 Auto Header Functionality
      12. 24.3.12 SPI Status
      13. 24.3.13 Debug Halt
    4. 24.4 µDMA Operation
    5. 24.5 Initialization and Configuration
    6. 24.6 SPI Registers
  27. 25Inter-Integrated Circuit (I2C)
    1. 25.1 Introduction
    2. 25.2 Block Diagram
    3. 25.3 Functional Description
      1. 25.3.1 Functional Overview
        1. 25.3.1.1 Start and Stop Conditions
        2. 25.3.1.2 Data Format with 7-Bit Address
        3. 25.3.1.3 Data Validity
        4. 25.3.1.4 Acknowledge
        5. 25.3.1.5 Arbitration
      2. 25.3.2 Available Speed Modes
      3. 25.3.3 Interrupts
        1. 25.3.3.1 I2C Controller Interrupts
        2. 25.3.3.2 I2C Target Interrupts
      4. 25.3.4 Loopback Operation
      5. 25.3.5 Command Sequence Flowcharts
        1. 25.3.5.1 I2C Controller Command Sequences
        2. 25.3.5.2 I2C Target Command Sequences
    4. 25.4 Initialization and Configuration
    5. 25.5 I2C Registers
  28. 26Inter-IC Sound (I2S)
    1. 26.1  Introduction
    2. 26.2  Block Diagram
    3. 26.3  Clock Architecture
    4. 26.4  Signal Descriptions
    5. 26.5  Functional Description
      1. 26.5.1 Pin Configuration
      2. 26.5.2 Serial Format Configuration
      3. 26.5.3 I2S Format Schematic
        1. 26.5.3.1 Register Configuration
      4. 26.5.4 Left-Justified (LJF)
        1. 26.5.4.1 Register Configuration
      5. 26.5.5 Right-Justified (RJF)
        1. 26.5.5.1 Register Configuration
      6. 26.5.6 DSP
        1. 26.5.6.1 Register Configuration
      7. 26.5.7 Clock Configuration
    6. 26.6  Memory Interface
      1. 26.6.1 Sample Word Length
      2. 26.6.2 Padding Mechanism
      3. 26.6.3 Channel Mapping
      4. 26.6.4 Sample Storage in Memory
      5. 26.6.5 DMA Operation
        1. 26.6.5.1 Start-Up
        2. 26.6.5.2 Operation
        3. 26.6.5.3 Shutdown
    7. 26.7  Samplestamp Generator
      1. 26.7.1 Samplestamp Counters
      2. 26.7.2 Start-Up Triggers
      3. 26.7.3 Samplestamp Capture
      4. 26.7.4 Achieving Constant Audio Latency
    8. 26.8  Error Detection
    9. 26.9  Usage
      1. 26.9.1 Start-Up Sequence
      2. 26.9.2 Shutdown Sequence
    10. 26.10 I2S Configuration Guideline
    11. 26.11 I2S Registers
  29. 27CAN-FD
    1. 27.1 Introduction
    2. 27.2 Functions
    3. 27.3 MCAN Subsystem
    4. 27.4 MCAN Functional Description
      1. 27.4.1 Operating Modes
        1. 27.4.1.1 Software Initialization
        2. 27.4.1.2 Normal Operation
        3. 27.4.1.3 CAN FD Operation
        4. 27.4.1.4 Transmitter Delay Compensation
          1. 27.4.1.4.1 Description
          2. 27.4.1.4.2 Transmitter Delay Compensation Measurement
        5. 27.4.1.5 Restricted Operation Mode
        6. 27.4.1.6 Bus Monitoring Mode
        7. 27.4.1.7 Disabled Automatic Retransmission
          1. 27.4.1.7.1 Frame Transmission in DAR Mode
        8. 27.4.1.8 Power Down (Sleep Mode)
          1. 27.4.1.8.1 MCAN Clock Stop and Wake Operations
          2. 27.4.1.8.2 MCAN Debug Suspend Operation
        9. 27.4.1.9 Test Modes
          1. 27.4.1.9.1 External Loop Back Mode
          2. 27.4.1.9.2 Internal Loop Back Mode
      2. 27.4.2 Timestamp Generation
        1. 27.4.2.1 External Timestamp Counter
        2. 27.4.2.2 Block Diagram
      3. 27.4.3 Timeout Counter
      4. 27.4.4 Rx Handling
        1. 27.4.4.1 Acceptance Filtering
          1. 27.4.4.1.1 Range Filter
          2. 27.4.4.1.2 Filter for specific IDs
          3. 27.4.4.1.3 Classic Bit Mask Filter
          4. 27.4.4.1.4 Standard Message ID Filtering
          5. 27.4.4.1.5 Extended Message ID Filtering
        2. 27.4.4.2 Rx FIFOs
          1. 27.4.4.2.1 Rx FIFO Blocking Mode
          2. 27.4.4.2.2 Rx FIFO Overwrite Mode
        3. 27.4.4.3 Dedicated Rx Buffers
          1. 27.4.4.3.1 Rx Buffer Handling
        4. 27.4.4.4 Debug on CAN Support
          1. 27.4.4.4.1 Filtering for Debug Messages
          2. 27.4.4.4.2 Debug Message Handling
      5. 27.4.5 Tx Handling
        1. 27.4.5.1 Transmit Pause
        2. 27.4.5.2 Dedicated Tx Buffers
        3. 27.4.5.3 Tx FIFO
        4. 27.4.5.4 Tx Queue
        5. 27.4.5.5 Mixed Dedicated Tx Buffers / Tx FIFO
        6. 27.4.5.6 Mixed Dedicated Tx Buffers / Tx Queue
        7. 27.4.5.7 Transmit Cancellation
        8. 27.4.5.8 Tx Event Handling
      6. 27.4.6 FIFO Acknowledge Handling
      7. 27.4.7 MCAN Message RAM
        1. 27.4.7.1 Message RAM Configuration
        2. 27.4.7.2 Rx Buffer and FIFO Element
        3. 27.4.7.3 Tx Buffer Element
        4. 27.4.7.4 Tx Event FIFO Element
        5. 27.4.7.5 Standard Message ID Filter Element
        6. 27.4.7.6 Extended Message ID Filter Element
      8. 27.4.8 Interrupt Requests
    5. 27.5 CC27xx MCAN Wrapper
    6. 27.6 MCAN Clock Enable
    7. 27.7 Additional Notes
    8. 27.8 CANFD Registers
  30. 28Radio
    1. 28.1  Introduction
    2. 28.2  Block Diagram
    3. 28.3  Overview
      1. 28.3.1 Radio Sub-Domains
      2. 28.3.2 Radio RAMs
      3. 28.3.3 Doorbell (DBELL)
        1. 28.3.3.1 Interrupts
        2. 28.3.3.2 GPIO Control
        3. 28.3.3.3 SYSTIM Interface
    4. 28.4  Radio Usage Model
      1. 28.4.1 CRC and Whitening
    5. 28.5  LRFDDBELL Registers
    6. 28.6  LRFDMDM32 Registers
    7. 28.7  LRFDPBE Registers
    8. 28.8  LRFDPBE32 Registers
    9. 28.9  LRFDRFE Registers
    10. 28.10 LRFDRFE32 Registers
    11. 28.11 LRFDRXF Registers
    12. 28.12 LRFDS2R Registers
    13. 28.13 LRFDTRC Registers
    14. 28.14 LRFDTXF Registers
  31. 29Revision History

LRFDRFE32 Registers

Table 28-472 lists the memory-mapped registers for the LRFDRFE32 registers. All register offset addresses not listed in Table 28-472 should be considered as reserved locations and the register contents should not be modified.

Table 28-472 LRFDRFE32 Registers
OffsetAcronymRegister NameSection
0hFWSRC_ENABLEInternal. Only to be used through TI provided API.Section 28.10.1
4hPDREQ_INITInternal. Only to be used through TI provided API.Section 28.10.2
8hEVT1_EVT0Internal. Only to be used through TI provided API.Section 28.10.3
ChEVTMSK1_EVTMSK0Internal. Only to be used through TI provided API.Section 28.10.4
10hEVTCLR1_EVTCLR0Internal. Only to be used through TI provided API.Section 28.10.5
14hHFXTSTATInternal. Only to be used through TI provided API.Section 28.10.6
18hRFSTATEInternal. Only to be used through TI provided API.Section 28.10.7
1ChSPINInternal. Only to be used through TI provided API.Section 28.10.8
24hCMDPAR0_APIInternal. Only to be used through TI provided API.Section 28.10.9
28hMSGBOX_CMDPAR1Internal. Only to be used through TI provided API.Section 28.10.10
2ChMCEDATIN0_MCEDATOUT0Internal. Only to be used through TI provided API.Section 28.10.11
30hMCECMDIN_MCECMDOUTInternal. Only to be used through TI provided API.Section 28.10.12
34hPBEDATOUT0_PBEDATOUT1Internal. Only to be used through TI provided API.Section 28.10.13
38hPBECMDOUT_PBEDATIN0Internal. Only to be used through TI provided API.Section 28.10.14
3ChSTRB_PBECMDINInternal. Only to be used through TI provided API.Section 28.10.15
40hMAGNTHRCFGInternal. Only to be used through TI provided API.Section 28.10.16
44hRSSIOFFSET_MAGNTHRInternal. Only to be used through TI provided API.Section 28.10.17
48hMAGNCTL0_GAINCTLInternal. Only to be used through TI provided API.Section 28.10.18
4ChSPARE0_MAGNCTL1Internal. Only to be used through TI provided API.Section 28.10.19
50hSPARE2_SPARE1Internal. Only to be used through TI provided API.Section 28.10.20
54hSPARE4_SPARE3Internal. Only to be used through TI provided API.Section 28.10.21
58hLNA_SPARE5Internal. Only to be used through TI provided API.Section 28.10.22
5ChPA0_IFAMPRFLDOInternal. Only to be used through TI provided API.Section 28.10.23
60hIFADC0_ULNAInternal. Only to be used through TI provided API.Section 28.10.24
64hIFADCLF_IFADC1Internal. Only to be used through TI provided API.Section 28.10.25
68hIFADCALDO_IFADCQUANTInternal. Only to be used through TI provided API.Section 28.10.26
6ChIFADCTST_IFADCDLDOInternal. Only to be used through TI provided API.Section 28.10.27
70hATSTREFInternal. Only to be used through TI provided API.Section 28.10.28
74hDIV_DCOInternal. Only to be used through TI provided API.Section 28.10.29
78hTDCLDO_DIVLDOInternal. Only to be used through TI provided API.Section 28.10.30
7ChDCOLDO1_DCOLDO0Internal. Only to be used through TI provided API.Section 28.10.31
80hPRE1_PRE0Internal. Only to be used through TI provided API.Section 28.10.32
84hPRE3_PRE2Internal. Only to be used through TI provided API.Section 28.10.33
88hCAL1_CAL0Internal. Only to be used through TI provided API.Section 28.10.34
8ChCAL3_CAL2Internal. Only to be used through TI provided API.Section 28.10.35
90hMISC1_MISC0Internal. Only to be used through TI provided API.Section 28.10.36
94hLF1_LF0Internal. Only to be used through TI provided API.Section 28.10.37
98hPHINIT_PHEDISCInternal. Only to be used through TI provided API.Section 28.10.38
9ChPLLMON1_PLLMON0Internal. Only to be used through TI provided API.Section 28.10.39
A0hMOD1_MOD0Internal. Only to be used through TI provided API.Section 28.10.40
A4hDTX1_DTX0Internal. Only to be used through TI provided API.Section 28.10.41
A8hDTX3_DTX2Internal. Only to be used through TI provided API.Section 28.10.42
AChDTX5_DTX4Internal. Only to be used through TI provided API.Section 28.10.43
B0hDTX7_DTX6Internal. Only to be used through TI provided API.Section 28.10.44
B4hDTX9_DTX8Internal. Only to be used through TI provided API.Section 28.10.45
B8hDTX11_DTX10Internal. Only to be used through TI provided API.Section 28.10.46
BChPLLM0Internal. Only to be used through TI provided API.Section 28.10.47
C0hPLLM1Internal. Only to be used through TI provided API.Section 28.10.48
C4hCALMMID_CALMCRSInternal. Only to be used through TI provided API.Section 28.10.49
C8hREFDIVInternal. Only to be used through TI provided API.Section 28.10.50
CChDLOCTL0Internal. Only to be used through TI provided API.Section 28.10.51
D0hDLOCTL1Internal. Only to be used through TI provided API.Section 28.10.52
D4hDCOOVR1_DCOOVR0Internal. Only to be used through TI provided API.Section 28.10.53
D8hDLOEV_DTSTInternal. Only to be used through TI provided API.Section 28.10.54
DChDTSTRDInternal. Only to be used through TI provided API.Section 28.10.55
E0hFDCOSPANMSB_FDCOSPANLSBInternal. Only to be used through TI provided API.Section 28.10.56
E4hTDCCALLOW_TDCCALInternal. Only to be used through TI provided API.Section 28.10.57
E8hTDCODET_TDCCALHIGHInternal. Only to be used through TI provided API.Section 28.10.58
EChGPI_CALRESInternal. Only to be used through TI provided API.Section 28.10.59
F0hLIN2LOGOUT_MATHACCELINInternal. Only to be used through TI provided API.Section 28.10.60
F4hTIMCTL_DIVBY3OUTInternal. Only to be used through TI provided API.Section 28.10.61
F8hTIMPER_TIMINCInternal. Only to be used through TI provided API.Section 28.10.62
FChTIMCAPT_TIMCNTInternal. Only to be used through TI provided API.Section 28.10.63
100hTRCSTAT_TRCCTRLInternal. Only to be used through TI provided API.Section 28.10.64
104hTRCPAR0_TRCCMDInternal. Only to be used through TI provided API.Section 28.10.65
108hGPOCTL_TRCPAR1Internal. Only to be used through TI provided API.Section 28.10.66
10ChDIVCTL_ANAISOCTLInternal. Only to be used through TI provided API.Section 28.10.67
110hMAGNACC0_RXCTRLInternal. Only to be used through TI provided API.Section 28.10.68
114hRSSI_MAGNACC1Internal. Only to be used through TI provided API.Section 28.10.69
118hRFGAIN_RSSIMAXInternal. Only to be used through TI provided API.Section 28.10.70
11ChDIVSTA_IFADCSTATInternal. Only to be used through TI provided API.Section 28.10.71
120hDIVIDENDInternal. Only to be used through TI provided API.Section 28.10.72
124hDIVISORInternal. Only to be used through TI provided API.Section 28.10.73
128hQUOTIENTInternal. Only to be used through TI provided API.Section 28.10.74
12ChPRODUCTInternal. Only to be used through TI provided API.Section 28.10.75
130hMULTSTAInternal. Only to be used through TI provided API.Section 28.10.76
134hPA1_MULTCFGInternal. Only to be used through TI provided API.Section 28.10.77
138hPA2Internal. Only to be used through TI provided API.Section 28.10.78

Complex bit access types are encoded to fit into small table cells. Table 28-473 shows the codes that are used for access types in this section.

Table 28-473 LRFDRFE32 Access Type Codes
Access TypeCodeDescription
Read Type
RRRead
Write Type
WWWrite
Reset or Default Value
-nValue after reset or the default value

28.10.1 FWSRC_ENABLE Register (Offset = 0h) [Reset = 00000000h]

FWSRC_ENABLE is shown in Table 28-474.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-474 FWSRC_ENABLE Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR0hReserved
18DATARAMR/W0hInternal. Only to be used through TI provided API.
17FWRAMR/W0hInternal. Only to be used through TI provided API.
16BANKR/W0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3ACC1R/W0hInternal. Only to be used through TI provided API.
2ACC0R/W0hInternal. Only to be used through TI provided API.
1LOCTIMR/W0hInternal. Only to be used through TI provided API.
0TOPSMR/W0hInternal. Only to be used through TI provided API.

28.10.2 PDREQ_INIT Register (Offset = 4h) [Reset = 00000000h]

PDREQ_INIT is shown in Table 28-475.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-475 PDREQ_INIT Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR0hReserved
16TOPSMPDREQR/W0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3ACC1W0hInternal. Only to be used through TI provided API.
2ACC0W0hInternal. Only to be used through TI provided API.
1LOCTIMW0hInternal. Only to be used through TI provided API.
0TOPSMW0hInternal. Only to be used through TI provided API.

28.10.3 EVT1_EVT0 Register (Offset = 8h) [Reset = 00000000h]

EVT1_EVT0 is shown in Table 28-476.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-476 EVT1_EVT0 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR0hReserved
29PREREFCLKR0hInternal. Only to be used through TI provided API.
28REFCLKR0hInternal. Only to be used through TI provided API.
27FBLWTHRR0hInternal. Only to be used through TI provided API.
26FABVTHRR0hInternal. Only to be used through TI provided API.
25LOCKR0hInternal. Only to be used through TI provided API.
24LOLR0hInternal. Only to be used through TI provided API.
23GPI7R0hInternal. Only to be used through TI provided API.
22GPI6R0hInternal. Only to be used through TI provided API.
21GPI5R0hInternal. Only to be used through TI provided API.
20GPI4R0hInternal. Only to be used through TI provided API.
19GPI3R0hInternal. Only to be used through TI provided API.
18GPI2R0hInternal. Only to be used through TI provided API.
17GPI1R0hInternal. Only to be used through TI provided API.
16GPI0R0hInternal. Only to be used through TI provided API.
15RESERVEDR0hReserved
14MAGNTHRR0hInternal. Only to be used through TI provided API.
13S2RSTOPR0hInternal. Only to be used through TI provided API.
12SYSTCMP2R0hInternal. Only to be used through TI provided API.
11SYSTCMP1R0hInternal. Only to be used through TI provided API.
10SYSTCMP0R0hInternal. Only to be used through TI provided API.
9PBERFEDATR0hInternal. Only to be used through TI provided API.
8MDMRFEDATR0hInternal. Only to be used through TI provided API.
7DLOR0hInternal. Only to be used through TI provided API.
6PBECMDR0hInternal. Only to be used through TI provided API.
5COUNTERR0hInternal. Only to be used through TI provided API.
4MDMCMDR0hInternal. Only to be used through TI provided API.
3ACC1R0hInternal. Only to be used through TI provided API.
2ACC0R0hInternal. Only to be used through TI provided API.
1TIMERR0hInternal. Only to be used through TI provided API.
0RFEAPIR0hInternal. Only to be used through TI provided API.

28.10.4 EVTMSK1_EVTMSK0 Register (Offset = Ch) [Reset = 00000000h]

EVTMSK1_EVTMSK0 is shown in Table 28-477.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-477 EVTMSK1_EVTMSK0 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR0hReserved
29PREREFCLKR/W0hInternal. Only to be used through TI provided API.
28REFCLKR/W0hInternal. Only to be used through TI provided API.
27FBLWTHRR/W0hInternal. Only to be used through TI provided API.
26FABVTHRR/W0hInternal. Only to be used through TI provided API.
25LOCKR/W0hInternal. Only to be used through TI provided API.
24LOLR/W0hInternal. Only to be used through TI provided API.
23GPI7R/W0hInternal. Only to be used through TI provided API.
22GPI6R/W0hInternal. Only to be used through TI provided API.
21GPI5R/W0hInternal. Only to be used through TI provided API.
20GPI4R/W0hInternal. Only to be used through TI provided API.
19GPI3R/W0hInternal. Only to be used through TI provided API.
18GPI2R/W0hInternal. Only to be used through TI provided API.
17GPI1R/W0hInternal. Only to be used through TI provided API.
16GPI0R/W0hInternal. Only to be used through TI provided API.
15RESERVEDR0hReserved
14MAGNTHRR/W0hInternal. Only to be used through TI provided API.
13S2RSTOPR/W0hInternal. Only to be used through TI provided API.
12SYSTCMP2R/W0hInternal. Only to be used through TI provided API.
11SYSTCMP1R/W0hInternal. Only to be used through TI provided API.
10SYSTCMP0R/W0hInternal. Only to be used through TI provided API.
9PBERFEDATR/W0hInternal. Only to be used through TI provided API.
8MDMRFEDATR/W0hInternal. Only to be used through TI provided API.
7DLOR/W0hInternal. Only to be used through TI provided API.
6PBECMDR/W0hInternal. Only to be used through TI provided API.
5COUNTERR/W0hInternal. Only to be used through TI provided API.
4MDMCMDR/W0hInternal. Only to be used through TI provided API.
3ACC1R/W0hInternal. Only to be used through TI provided API.
2ACC0R/W0hInternal. Only to be used through TI provided API.
1TIMERR/W0hInternal. Only to be used through TI provided API.
0RFEAPIR/W0hInternal. Only to be used through TI provided API.

28.10.5 EVTCLR1_EVTCLR0 Register (Offset = 10h) [Reset = 00000000h]

EVTCLR1_EVTCLR0 is shown in Table 28-478.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-478 EVTCLR1_EVTCLR0 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR0hReserved
29PREREFCLKW0hInternal. Only to be used through TI provided API.
28REFCLKW0hInternal. Only to be used through TI provided API.
27FBLWTHRW0hInternal. Only to be used through TI provided API.
26FABVTHRW0hInternal. Only to be used through TI provided API.
25LOCKW0hInternal. Only to be used through TI provided API.
24LOLW0hInternal. Only to be used through TI provided API.
23GPI7W0hInternal. Only to be used through TI provided API.
22GPI6W0hInternal. Only to be used through TI provided API.
21GPI5W0hInternal. Only to be used through TI provided API.
20GPI4W0hInternal. Only to be used through TI provided API.
19GPI3W0hInternal. Only to be used through TI provided API.
18GPI2W0hInternal. Only to be used through TI provided API.
17GPI1W0hInternal. Only to be used through TI provided API.
16GPI0W0hInternal. Only to be used through TI provided API.
15RESERVEDR0hReserved
14MAGNTHRW0hInternal. Only to be used through TI provided API.
13S2RSTOPW0hInternal. Only to be used through TI provided API.
12SYSTCMP2W0hInternal. Only to be used through TI provided API.
11SYSTCMP1W0hInternal. Only to be used through TI provided API.
10SYSTCMP0W0hInternal. Only to be used through TI provided API.
9PBERFEDATW0hInternal. Only to be used through TI provided API.
8MDMRFEDATW0hInternal. Only to be used through TI provided API.
7DLOW0hInternal. Only to be used through TI provided API.
6PBECMDW0hInternal. Only to be used through TI provided API.
5COUNTERW0hInternal. Only to be used through TI provided API.
4MDMCMDW0hInternal. Only to be used through TI provided API.
3ACC1W0hInternal. Only to be used through TI provided API.
2ACC0W0hInternal. Only to be used through TI provided API.
1TIMERW0hInternal. Only to be used through TI provided API.
0RFEAPIW0hInternal. Only to be used through TI provided API.

28.10.6 HFXTSTAT Register (Offset = 14h) [Reset = 00000000h]

HFXTSTAT is shown in Table 28-479.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-479 HFXTSTAT Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0STATR0hInternal. Only to be used through TI provided API.

28.10.7 RFSTATE Register (Offset = 18h) [Reset = 00000000h]

RFSTATE is shown in Table 28-480.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-480 RFSTATE Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR0hReserved
3-0VALR/W0hInternal. Only to be used through TI provided API.

28.10.8 SPIN Register (Offset = 1Ch) [Reset = 00000000h]

SPIN is shown in Table 28-481.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-481 SPIN Register Field Descriptions
BitFieldTypeResetDescription
31-8RESERVEDR0hReserved
7-0OPTRFFhInternal. Only to be used through TI provided API.

28.10.9 CMDPAR0_API Register (Offset = 24h) [Reset = 00000000h]

CMDPAR0_API is shown in Table 28-482.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-482 CMDPAR0_API Register Field Descriptions
BitFieldTypeResetDescription
31-16VALR0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-4PROTOCOLIDR0hInternal. Only to be used through TI provided API.
3-0RFECMDR0hInternal. Only to be used through TI provided API.

28.10.10 MSGBOX_CMDPAR1 Register (Offset = 28h) [Reset = 00000000h]

MSGBOX_CMDPAR1 is shown in Table 28-483.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-483 MSGBOX_CMDPAR1 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16MSGBOX_VALR/W0hInternal. Only to be used through TI provided API.
15-0CMDPAR1_VALR0hInternal. Only to be used through TI provided API.

28.10.11 MCEDATIN0_MCEDATOUT0 Register (Offset = 2Ch) [Reset = 00000000h]

MCEDATIN0_MCEDATOUT0 is shown in Table 28-484.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-484 MCEDATIN0_MCEDATOUT0 Register Field Descriptions
BitFieldTypeResetDescription
31-16MCEDATIN0_VALR0hInternal. Only to be used through TI provided API.
15-0MCEDATOUT0_VALR/W0hInternal. Only to be used through TI provided API.

28.10.12 MCECMDIN_MCECMDOUT Register (Offset = 30h) [Reset = 00000000h]

MCECMDIN_MCECMDOUT is shown in Table 28-485.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-485 MCECMDIN_MCECMDOUT Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-16MCECMDIN_VALR0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3-0MCECMDOUT_VALR/W0hInternal. Only to be used through TI provided API.

28.10.13 PBEDATOUT0_PBEDATOUT1 Register (Offset = 34h) [Reset = 00000000h]

PBEDATOUT0_PBEDATOUT1 is shown in Table 28-486.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-486 PBEDATOUT0_PBEDATOUT1 Register Field Descriptions
BitFieldTypeResetDescription
31-16PBEDATOUT0_VALR/W0hInternal. Only to be used through TI provided API.
15-0PBEDATOUT1_VALR/W0hInternal. Only to be used through TI provided API.

28.10.14 PBECMDOUT_PBEDATIN0 Register (Offset = 38h) [Reset = 00000000h]

PBECMDOUT_PBEDATIN0 is shown in Table 28-487.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-487 PBECMDOUT_PBEDATIN0 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR0hReserved
19-16PBECMDOUT_VALR/W0hInternal. Only to be used through TI provided API.
15-0PBEDATIN0_VALR0hInternal. Only to be used through TI provided API.

28.10.15 STRB_PBECMDIN Register (Offset = 3Ch) [Reset = 00000000h]

STRB_PBECMDIN is shown in Table 28-488.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-488 STRB_PBECMDIN Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23S2RTRGW0hInternal. Only to be used through TI provided API.
22DMATRGW0hInternal. Only to be used through TI provided API.
21SYSTCPT2W0hInternal. Only to be used through TI provided API.
20SYSTCPT1W0hInternal. Only to be used through TI provided API.
19SYSTCPT0W0hInternal. Only to be used through TI provided API.
18EVT1W0hInternal. Only to be used through TI provided API.
17EVT0W0hInternal. Only to be used through TI provided API.
16CMDDONEW0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3-0VALR0hInternal. Only to be used through TI provided API.

28.10.16 MAGNTHRCFG Register (Offset = 40h) [Reset = 00000000h]

MAGNTHRCFG is shown in Table 28-489.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-489 MAGNTHRCFG Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR0hReserved
17SELR/W0hInternal. Only to be used through TI provided API.
16CTLR/W0hInternal. Only to be used through TI provided API.
15-0RESERVEDR0hReserved

28.10.17 RSSIOFFSET_MAGNTHR Register (Offset = 44h) [Reset = 00000000h]

RSSIOFFSET_MAGNTHR is shown in Table 28-490.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-490 RSSIOFFSET_MAGNTHR Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16RSSIOFFSET_VALR/W0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0MAGNTHR_VALR/W0hInternal. Only to be used through TI provided API.

28.10.18 MAGNCTL0_GAINCTL Register (Offset = 48h) [Reset = 00000000h]

MAGNCTL0_GAINCTL is shown in Table 28-491.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-491 MAGNCTL0_GAINCTL Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR0hReserved
28PERMODER/W0hInternal. Only to be used through TI provided API.
27-24SCLR/W0hInternal. Only to be used through TI provided API.
23-16PERR/W0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3-2BDE2DVGAR/W0hInternal. Only to be used through TI provided API.
1-0BDE1DVGAR/W0hInternal. Only to be used through TI provided API.

28.10.19 SPARE0_MAGNCTL1 Register (Offset = 4Ch) [Reset = 00000000h]

SPARE0_MAGNCTL1 is shown in Table 28-492.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-492 SPARE0_MAGNCTL1 Register Field Descriptions
BitFieldTypeResetDescription
31-16VALR/W0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12PERMODER/W0hInternal. Only to be used through TI provided API.
11-8SCLR/W0hInternal. Only to be used through TI provided API.
7-0PERR/W0hInternal. Only to be used through TI provided API.

28.10.20 SPARE2_SPARE1 Register (Offset = 50h) [Reset = 00000000h]

SPARE2_SPARE1 is shown in Table 28-493.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-493 SPARE2_SPARE1 Register Field Descriptions
BitFieldTypeResetDescription
31-16SPARE2_VALR/W0hInternal. Only to be used through TI provided API.
15-0SPARE1_VALR/W0hInternal. Only to be used through TI provided API.

28.10.21 SPARE4_SPARE3 Register (Offset = 54h) [Reset = 00000000h]

SPARE4_SPARE3 is shown in Table 28-494.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-494 SPARE4_SPARE3 Register Field Descriptions
BitFieldTypeResetDescription
31-16SPARE4_VALR/W0hInternal. Only to be used through TI provided API.
15-0SPARE3_VALR/W0hInternal. Only to be used through TI provided API.

28.10.22 LNA_SPARE5 Register (Offset = 58h) [Reset = 00000000h]

LNA_SPARE5 is shown in Table 28-495.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-495 LNA_SPARE5 Register Field Descriptions
BitFieldTypeResetDescription
31-29SPARER/W0hInternal. Only to be used through TI provided API.
28PA20DBMATSTSELR/W0hInternal. Only to be used through TI provided API.
27PA20DBMATSTR/W0hInternal. Only to be used through TI provided API.
26MIXATSTR/W0hInternal. Only to be used through TI provided API.
25LDOITSTR/W0hInternal. Only to be used through TI provided API.
24LDOATSTR/W0hInternal. Only to be used through TI provided API.
23-20TRIMR/W0hInternal. Only to be used through TI provided API.
19MIXCAPR/W0hInternal. Only to be used through TI provided API.
18-17IBR/W0hInternal. Only to be used through TI provided API.
16ENR/W0hInternal. Only to be used through TI provided API.
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.10.23 PA0_IFAMPRFLDO Register (Offset = 5Ch) [Reset = 00000000h]

PA0_IFAMPRFLDO is shown in Table 28-496.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-496 PA0_IFAMPRFLDO Register Field Descriptions
BitFieldTypeResetDescription
31-30PA0_SPARE14R/W0hInternal. Only to be used through TI provided API.
29PA0_BIASSELR/W0hInternal. Only to be used through TI provided API.
28PA0_PA20DBMESDCTLR/W0hInternal. Only to be used through TI provided API.
27-25PA0_VCADJSCNDR/W0hInternal. Only to be used through TI provided API.
24-22PA0_VCADJFRSTR/W0hInternal. Only to be used through TI provided API.
21-20PA0_RCR/W0hInternal. Only to be used through TI provided API.
19-18PA0_SPARE2R/W0hInternal. Only to be used through TI provided API.
17PA0_RAMPR/W0hInternal. Only to be used through TI provided API.
16PA0_ENR/W0hInternal. Only to be used through TI provided API.
15-9IFAMPRFLDO_TRIMR/W0hInternal. Only to be used through TI provided API.
8IFAMPRFLDO_ENR/W0hInternal. Only to be used through TI provided API.
7-4IFAMPRFLDO_AAFCAPR/W0hInternal. Only to be used through TI provided API.
3-1IFAMPRFLDO_IFAMPIBR/W0hInternal. Only to be used through TI provided API.
0IFAMPRFLDO_IFAMPR/W0hInternal. Only to be used through TI provided API.

28.10.24 IFADC0_ULNA Register (Offset = 60h) [Reset = 00000000h]

IFADC0_ULNA is shown in Table 28-497.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-497 IFADC0_ULNA Register Field Descriptions
BitFieldTypeResetDescription
31EXTCLKR/W0hInternal. Only to be used through TI provided API.
30-28DITHERTRIMR/W0hInternal. Only to be used through TI provided API.
27-26DITHERENR/W0hInternal. Only to be used through TI provided API.
25ADCIENR/W0hInternal. Only to be used through TI provided API.
24ADCQENR/W0hInternal. Only to be used through TI provided API.
23-20INT2ADJR/W0hInternal. Only to be used through TI provided API.
19-18AAFCAPR/W0hInternal. Only to be used through TI provided API.
17-16RESERVEDR0hInternal. Only to be used through TI provided API.
15-0SPARER/W0hInternal. Only to be used through TI provided API.

28.10.25 IFADCLF_IFADC1 Register (Offset = 64h) [Reset = 00000000h]

IFADCLF_IFADC1 is shown in Table 28-498.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-498 IFADCLF_IFADC1 Register Field Descriptions
BitFieldTypeResetDescription
31-28FF3R/W0hInternal. Only to be used through TI provided API.
27-24FF2R/W0hInternal. Only to be used through TI provided API.
23-20FF1R/W0hInternal. Only to be used through TI provided API.
19-16INT3R/W0hInternal. Only to be used through TI provided API.
15NRZR/W0hInternal. Only to be used through TI provided API.
14-9TRIMR/W0hInternal. Only to be used through TI provided API.
8RESERVEDR0hInternal. Only to be used through TI provided API.
7RSTNR/W0hInternal. Only to be used through TI provided API.
6CLKGENR/W0hInternal. Only to be used through TI provided API.
5ADCDIGCLKR/W0hInternal. Only to be used through TI provided API.
4ADCLFSROUTR/W0hInternal. Only to be used through TI provided API.
3-1LPFTSTMODER/W0hInternal. Only to be used through TI provided API.
0INVCLKOUTR/W0hInternal. Only to be used through TI provided API.

28.10.26 IFADCALDO_IFADCQUANT Register (Offset = 68h) [Reset = 00000000h]

IFADCALDO_IFADCQUANT is shown in Table 28-499.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-499 IFADCALDO_IFADCQUANT Register Field Descriptions
BitFieldTypeResetDescription
31ATESTVSSANAR/W0hInternal. Only to be used through TI provided API.
30RESERVEDR0hInternal. Only to be used through TI provided API.
29-24TRIMOUTR/W0hInternal. Only to be used through TI provided API.
23DUMMYR/W0hInternal. Only to be used through TI provided API.
22ATESTERRAMPR/W0hInternal. Only to be used through TI provided API.
21ATESTINPUTREFR/W0hInternal. Only to be used through TI provided API.
20ATESTOUTR/W0hInternal. Only to be used through TI provided API.
19ITESTR/W0hInternal. Only to be used through TI provided API.
18BYPASSR/W0hInternal. Only to be used through TI provided API.
17CLAMPR/W0hInternal. Only to be used through TI provided API.
16CTLR/W0hInternal. Only to be used through TI provided API.
15-14CLKDLYTRIMR/W0hInternal. Only to be used through TI provided API.
13-9DBGCALVALINR/W0hInternal. Only to be used through TI provided API.
8DBGCALLEGR/W0hInternal. Only to be used through TI provided API.
7-6DBGCALMQR/W0hInternal. Only to be used through TI provided API.
5-4DBGCALMIR/W0hInternal. Only to be used through TI provided API.
3AUTOCALR/W0hInternal. Only to be used through TI provided API.
2-0QUANTTHRR/W0hInternal. Only to be used through TI provided API.

28.10.27 IFADCTST_IFADCDLDO Register (Offset = 6Ch) [Reset = 00000000h]

IFADCTST_IFADCDLDO is shown in Table 28-500.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-500 IFADCTST_IFADCDLDO Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23EXTCURRR/W0hInternal. Only to be used through TI provided API.
22QCALDBIQR/W0hInternal. Only to be used through TI provided API.
21QCALDBCR/W0hInternal. Only to be used through TI provided API.
20-16SELR/W0hInternal. Only to be used through TI provided API.
15-14RESERVEDR0hInternal. Only to be used through TI provided API.
13-8TRIMOUTR/W0hInternal. Only to be used through TI provided API.
7SPARE7R/W0hInternal. Only to be used through TI provided API.
6ATESTERRAMPR/W0hInternal. Only to be used through TI provided API.
5ATESTFBR/W0hInternal. Only to be used through TI provided API.
4ATESTOUTR/W0hInternal. Only to be used through TI provided API.
3ITESTR/W0hInternal. Only to be used through TI provided API.
2BYPASSR/W0hInternal. Only to be used through TI provided API.
1CLAMPR/W0hInternal. Only to be used through TI provided API.
0CTLR/W0hInternal. Only to be used through TI provided API.

28.10.28 ATSTREF Register (Offset = 70h) [Reset = 00000000h]

ATSTREF is shown in Table 28-501.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-501 ATSTREF Register Field Descriptions
BitFieldTypeResetDescription
31VREFBPDISR/W0hInternal. Only to be used through TI provided API.
30-26IREFTRIMR/W0hInternal. Only to be used through TI provided API.
25BIASR/W0hInternal. Only to be used through TI provided API.
24OUTPUT1R/W0hInternal. Only to be used through TI provided API.
23OUTPUT2R/W0hInternal. Only to be used through TI provided API.
22-0MUXR/WXhInternal. Only to be used through TI provided API.

28.10.29 DIV_DCO Register (Offset = 74h) [Reset = 00000000h]

DIV_DCO is shown in Table 28-502.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-502 DIV_DCO Register Field Descriptions
BitFieldTypeResetDescription
31PDETR/W0hInternal. Only to be used through TI provided API.
30-28NMIREFTRIMR/W0hInternal. Only to be used through TI provided API.
27-25PMIREFTRIMR/W0hInternal. Only to be used through TI provided API.
24TXBBOOSTR/W0hInternal. Only to be used through TI provided API.
23S1GFRCR/W0hInternal. Only to be used through TI provided API.
22-21BUFGAINR/W0hInternal. Only to be used through TI provided API.
20BIASR/W0hInternal. Only to be used through TI provided API.
19OUTR/W0hInternal. Only to be used through TI provided API.
18-16RATIOR/W0hInternal. Only to be used through TI provided API.
15-11RESERVEDR0hReserved
10-9MTDCSPARER/W0hInternal. Only to be used through TI provided API.
8-7SPARE7R/W0hInternal. Only to be used through TI provided API.
6-3TAILRESTRIMR/W0hInternal. Only to be used through TI provided API.
2RTRIMCAPR/W0hInternal. Only to be used through TI provided API.
1CNRCAPR/W0hInternal. Only to be used through TI provided API.
0CRSCAPCMR/W0hInternal. Only to be used through TI provided API.

28.10.30 TDCLDO_DIVLDO Register (Offset = 78h) [Reset = 00000000h]

TDCLDO_DIVLDO is shown in Table 28-503.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-503 TDCLDO_DIVLDO Register Field Descriptions
BitFieldTypeResetDescription
31TDCLDO_ITESTCTLR/W0hInternal. Only to be used through TI provided API.
30-24TDCLDO_VOUTTRIMR/W0hInternal. Only to be used through TI provided API.
23TDCLDO_SPARE7R/W0hInternal. Only to be used through TI provided API.
22-20TDCLDO_TMUXR/W0hInternal. Only to be used through TI provided API.
19TDCLDO_PDSELR/W0hInternal. Only to be used through TI provided API.
18TDCLDO_MODER/W0hInternal. Only to be used through TI provided API.
17TDCLDO_BYPASSR/W0hInternal. Only to be used through TI provided API.
16TDCLDO_CTLR/W0hInternal. Only to be used through TI provided API.
15DIVLDO_ITESTCTLR/W0hInternal. Only to be used through TI provided API.
14-8DIVLDO_VOUTTRIMR/W0hInternal. Only to be used through TI provided API.
7DIVLDO_SPARE7R/W0hInternal. Only to be used through TI provided API.
6-4DIVLDO_TMUXR/W0hInternal. Only to be used through TI provided API.
3DIVLDO_PDSELR/W0hInternal. Only to be used through TI provided API.
2DIVLDO_MODER/W0hInternal. Only to be used through TI provided API.
1DIVLDO_BYPASSR/W0hInternal. Only to be used through TI provided API.
0DIVLDO_CTLR/W0hInternal. Only to be used through TI provided API.

28.10.31 DCOLDO1_DCOLDO0 Register (Offset = 7Ch) [Reset = 00000000h]

DCOLDO1_DCOLDO0 is shown in Table 28-504.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-504 DCOLDO1_DCOLDO0 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR0hReserved
26REFSRCR/W0hInternal. Only to be used through TI provided API.
25-24DIVATSTR/W0hInternal. Only to be used through TI provided API.
23PERFMR/W0hInternal. Only to be used through TI provided API.
22CHRGFILTR/W0hInternal. Only to be used through TI provided API.
21-16ATSTR/W0hInternal. Only to be used through TI provided API.
15-14ITSTR/W0hInternal. Only to be used through TI provided API.
13-8SECONDTRIMR/W0hInternal. Only to be used through TI provided API.
7-4FIRSTTRIMR/W0hInternal. Only to be used through TI provided API.
3PDNR/W0hInternal. Only to be used through TI provided API.
2BYPFIRSTR/W0hInternal. Only to be used through TI provided API.
1BYPBOTHR/W0hInternal. Only to be used through TI provided API.
0CTLR/W0hInternal. Only to be used through TI provided API.

28.10.32 PRE1_PRE0 Register (Offset = 80h) [Reset = 00000000h]

PRE1_PRE0 is shown in Table 28-505.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-505 PRE1_PRE0 Register Field Descriptions
BitFieldTypeResetDescription
31-30IIRBWR/W0hInternal. Only to be used through TI provided API.
29IIRORDR/W0hInternal. Only to be used through TI provided API.
28-24IIRDIVR/W0hInternal. Only to be used through TI provided API.
23RESERVEDR0hReserved
22CALHSDDCR/W0hInternal. Only to be used through TI provided API.
21-16HSDDCR/W0hInternal. Only to be used through TI provided API.
15-14SPARE14R/W0hInternal. Only to be used through TI provided API.
13-8PLLDIV1R/W0hInternal. Only to be used through TI provided API.
7-6SPARE6R/W0hInternal. Only to be used through TI provided API.
5-0PLLDIV0R/W0hInternal. Only to be used through TI provided API.

28.10.33 PRE3_PRE2 Register (Offset = 84h) [Reset = 00000000h]

PRE3_PRE2 is shown in Table 28-506.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-506 PRE3_PRE2 Register Field Descriptions
BitFieldTypeResetDescription
31-21FINECALDIVR/W0hInternal. Only to be used through TI provided API.
20-16MIDCALDIVMSBR/W0hInternal. Only to be used through TI provided API.
15-12MIDCALDIVLSBR/W0hInternal. Only to be used through TI provided API.
11-6CRSCALDIVR/W0hInternal. Only to be used through TI provided API.
5-0FSMDIVR/W0hInternal. Only to be used through TI provided API.

28.10.34 CAL1_CAL0 Register (Offset = 88h) [Reset = 00000000h]

CAL1_CAL0 is shown in Table 28-507.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-507 CAL1_CAL0 Register Field Descriptions
BitFieldTypeResetDescription
31CAL1_SPARE15R/W0hInternal. Only to be used through TI provided API.
30-24CAL1_FCTOPR/W0hInternal. Only to be used through TI provided API.
23CAL1_SPARE7R/W0hInternal. Only to be used through TI provided API.
22-16CAL1_FCBOTR/W0hInternal. Only to be used through TI provided API.
15CAL0_SPARE15R/W0hInternal. Only to be used through TI provided API.
14-8CAL0_FCSTARTR/W0hInternal. Only to be used through TI provided API.
7CAL0_CRSR/W0hInternal. Only to be used through TI provided API.
6CAL0_MIDR/W0hInternal. Only to be used through TI provided API.
5CAL0_KTDCR/W0hInternal. Only to be used through TI provided API.
4CAL0_KDCOR/W0hInternal. Only to be used through TI provided API.
3-2CAL0_TDCAVGR/W0hInternal. Only to be used through TI provided API.
1-0CAL0_TDC_SPARER/W0hInternal. Only to be used through TI provided API.

28.10.35 CAL3_CAL2 Register (Offset = 8Ch) [Reset = 00000000h]

CAL3_CAL2 is shown in Table 28-508.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-508 CAL3_CAL2 Register Field Descriptions
BitFieldTypeResetDescription
31-16DTXGAINR/W0hInternal. Only to be used through TI provided API.
15-0KTDCINVR/W0hInternal. Only to be used through TI provided API.

28.10.36 MISC1_MISC0 Register (Offset = 90h) [Reset = 00000000h]

MISC1_MISC0 is shown in Table 28-509.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-509 MISC1_MISC0 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR0hReserved
30FCDEMCLKR/W0hInternal. Only to be used through TI provided API.
29-28FCDEMUPDR/W0hInternal. Only to be used through TI provided API.
27-22TDCINLR/W0hInternal. Only to be used through TI provided API.
21TDCINLCTLR/W0hInternal. Only to be used through TI provided API.
20PHINITR/W0hInternal. Only to be used through TI provided API.
19SDMOOVRCTLR/W0hInternal. Only to be used through TI provided API.
18-16SDMOOVRR/W0hInternal. Only to be used through TI provided API.
15TDCCALENHCTLR/W0hInternal. Only to be used through TI provided API.
14TDCCALENHCFGR/W0hInternal. Only to be used through TI provided API.
13PHCPTR/W0hInternal. Only to be used through TI provided API.
12TDCCALCORRR/W0hInternal. Only to be used through TI provided API.
11TDCMSBCORRR/W0hInternal. Only to be used through TI provided API.
10SDMDEMR/W0hInternal. Only to be used through TI provided API.
9-8DLYSDMR/W0hInternal. Only to be used through TI provided API.
7CKVDENFRCR/W0hInternal. Only to be used through TI provided API.
6DLYPHVALIDR/W0hInternal. Only to be used through TI provided API.
5-4DLYCANCRSR/W0hInternal. Only to be used through TI provided API.
3-2DLYCANFINER/W0hInternal. Only to be used through TI provided API.
1-0DLYADDR/W0hInternal. Only to be used through TI provided API.

28.10.37 LF1_LF0 Register (Offset = 94h) [Reset = 00000000h]

LF1_LF0 is shown in Table 28-510.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-510 LF1_LF0 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR0hReserved
29-16KPR/W0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12KIPRECR/W0hInternal. Only to be used through TI provided API.
11-0KIR/W0hInternal. Only to be used through TI provided API.

28.10.38 PHINIT_PHEDISC Register (Offset = 98h) [Reset = 00000000h]

PHINIT_PHEDISC is shown in Table 28-511.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-511 PHINIT_PHEDISC Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16OFFR/W0hInternal. Only to be used through TI provided API.
15-14RESERVEDR0hReserved
13-10CNTR/W0hInternal. Only to be used through TI provided API.
9-0THRR/W0hInternal. Only to be used through TI provided API.

28.10.39 PLLMON1_PLLMON0 Register (Offset = 9Ch) [Reset = 00000000h]

PLLMON1_PLLMON0 is shown in Table 28-512.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-512 PLLMON1_PLLMON0 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR0hReserved
28-24PHELOCKCNTR/W0hInternal. Only to be used through TI provided API.
23-16PHELOCKTHRR/W0hInternal. Only to be used through TI provided API.
15-14PHELOLCNTR/W0hInternal. Only to be used through TI provided API.
13-8PHELOLTHRR/W0hInternal. Only to be used through TI provided API.
7RESERVEDR0hReserved
6-0FCTHRR/W0hInternal. Only to be used through TI provided API.

28.10.40 MOD1_MOD0 Register (Offset = A0h) [Reset = 00000000h]

MOD1_MOD0 is shown in Table 28-513.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-513 MOD1_MOD0 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR0hReserved
27-16FOFFR/W0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12-11SCHEMER/W0hInternal. Only to be used through TI provided API.
10-8SYMSHPR/W0hInternal. Only to be used through TI provided API.
7-6CANPTHGAINR/W0hInternal. Only to be used through TI provided API.
5-4SHPGAINR/W0hInternal. Only to be used through TI provided API.
3-2INTPFACTR/W0hInternal. Only to be used through TI provided API.
1-0RESERVEDR0hReserved

28.10.41 DTX1_DTX0 Register (Offset = A4h) [Reset = 00000000h]

DTX1_DTX0 is shown in Table 28-514.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-514 DTX1_DTX0 Register Field Descriptions
BitFieldTypeResetDescription
31-24SHP3R/W0hInternal. Only to be used through TI provided API.
23-16SHP2R/W0hInternal. Only to be used through TI provided API.
15-8SHP1R/W0hInternal. Only to be used through TI provided API.
7-0SHP0R/W0hInternal. Only to be used through TI provided API.

28.10.42 DTX3_DTX2 Register (Offset = A8h) [Reset = 00000000h]

DTX3_DTX2 is shown in Table 28-515.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-515 DTX3_DTX2 Register Field Descriptions
BitFieldTypeResetDescription
31-24SHP7R/W0hInternal. Only to be used through TI provided API.
23-16SHP6R/W0hInternal. Only to be used through TI provided API.
15-8SHP5R/W0hInternal. Only to be used through TI provided API.
7-0SHP4R/W0hInternal. Only to be used through TI provided API.

28.10.43 DTX5_DTX4 Register (Offset = ACh) [Reset = 00000000h]

DTX5_DTX4 is shown in Table 28-516.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-516 DTX5_DTX4 Register Field Descriptions
BitFieldTypeResetDescription
31-24SHP11R/W0hInternal. Only to be used through TI provided API.
23-16SHP10R/W0hInternal. Only to be used through TI provided API.
15-8SHP9R/W0hInternal. Only to be used through TI provided API.
7-0SHP8R/W0hInternal. Only to be used through TI provided API.

28.10.44 DTX7_DTX6 Register (Offset = B0h) [Reset = 00000000h]

DTX7_DTX6 is shown in Table 28-517.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-517 DTX7_DTX6 Register Field Descriptions
BitFieldTypeResetDescription
31-24SHP15R/W0hInternal. Only to be used through TI provided API.
23-16SHP14R/W0hInternal. Only to be used through TI provided API.
15-8SHP13R/W0hInternal. Only to be used through TI provided API.
7-0SHP12R/W0hInternal. Only to be used through TI provided API.

28.10.45 DTX9_DTX8 Register (Offset = B4h) [Reset = 00000000h]

DTX9_DTX8 is shown in Table 28-518.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-518 DTX9_DTX8 Register Field Descriptions
BitFieldTypeResetDescription
31-24SHP19R/W0hInternal. Only to be used through TI provided API.
23-16SHP18R/W0hInternal. Only to be used through TI provided API.
15-8SHP17R/W0hInternal. Only to be used through TI provided API.
7-0SHP16R/W0hInternal. Only to be used through TI provided API.

28.10.46 DTX11_DTX10 Register (Offset = B8h) [Reset = 00000000h]

DTX11_DTX10 is shown in Table 28-519.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-519 DTX11_DTX10 Register Field Descriptions
BitFieldTypeResetDescription
31-24SHP23R/W0hInternal. Only to be used through TI provided API.
23-16SHP22R/W0hInternal. Only to be used through TI provided API.
15-8SHP21R/W0hInternal. Only to be used through TI provided API.
7-0SHP20R/W0hInternal. Only to be used through TI provided API.

28.10.47 PLLM0 Register (Offset = BCh) [Reset = 00000000h]

PLLM0 is shown in Table 28-520.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-520 PLLM0 Register Field Descriptions
BitFieldTypeResetDescription
31-2VALR/W0hInternal. Only to be used through TI provided API.
1-0SPARE0R/W0hInternal. Only to be used through TI provided API.

28.10.48 PLLM1 Register (Offset = C0h) [Reset = 00000000h]

PLLM1 is shown in Table 28-521.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-521 PLLM1 Register Field Descriptions
BitFieldTypeResetDescription
31-2VALR/W0hInternal. Only to be used through TI provided API.
1-0SPARE0R/W0hInternal. Only to be used through TI provided API.

28.10.49 CALMMID_CALMCRS Register (Offset = C4h) [Reset = 00000000h]

CALMMID_CALMCRS is shown in Table 28-522.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-522 CALMMID_CALMCRS Register Field Descriptions
BitFieldTypeResetDescription
31-16CALMMID_VALR/W0hInternal. Only to be used through TI provided API.
15-0CALMCRS_VALR/W0hInternal. Only to be used through TI provided API.

28.10.50 REFDIV Register (Offset = C8h) [Reset = 00000000h]

REFDIV is shown in Table 28-523.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-523 REFDIV Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0LOADR/W0hInternal. Only to be used through TI provided API.

28.10.51 DLOCTL0 Register (Offset = CCh) [Reset = 00000000h]

DLOCTL0 is shown in Table 28-524.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-524 DLOCTL0 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR0hReserved
10-8TDCSTOPR/W0hInternal. Only to be used through TI provided API.
7DTSTXTALR/W0hInternal. Only to be used through TI provided API.
6-4LOOPUPDR/W0hInternal. Only to be used through TI provided API.
3PH3R/W0hInternal. Only to be used through TI provided API.
2PH2R/W0hInternal. Only to be used through TI provided API.
1LOOPMODER/W0hInternal. Only to be used through TI provided API.
0RSTNR/W0hInternal. Only to be used through TI provided API.

28.10.52 DLOCTL1 Register (Offset = D0h) [Reset = 00000000h]

DLOCTL1 is shown in Table 28-525.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-525 DLOCTL1 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15DCOR/W0hInternal. Only to be used through TI provided API.
14-11RESERVEDR0hReserved
10LFSYNCATGRSHFTR/W0hInternal. Only to be used through TI provided API.
9LFSYNCATPEAKR/W0hInternal. Only to be used through TI provided API.
8PHEADJR/W0hInternal. Only to be used through TI provided API.
7FCDEMR/W0hInternal. Only to be used through TI provided API.
6DTSTCKVDR/W0hInternal. Only to be used through TI provided API.
5PHEDISCR/W0hInternal. Only to be used through TI provided API.
4PLLMONR/W0hInternal. Only to be used through TI provided API.
3IIRR/W0hInternal. Only to be used through TI provided API.
2MODR/W0hInternal. Only to be used through TI provided API.
1MODINITR/W0hInternal. Only to be used through TI provided API.
0MTDCRSTNR/W0hInternal. Only to be used through TI provided API.

28.10.53 DCOOVR1_DCOOVR0 Register (Offset = D4h) [Reset = 00000000h]

DCOOVR1_DCOOVR0 is shown in Table 28-526.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-526 DCOOVR1_DCOOVR0 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR0hReserved
30-24FINECODER/W0hInternal. Only to be used through TI provided API.
23-16SDMICODER/W0hInternal. Only to be used through TI provided API.
15-14RESERVEDR0hReserved
13-8MIDCODER/W0hInternal. Only to be used through TI provided API.
7-4CRSCODER/W0hInternal. Only to be used through TI provided API.
3FINECTLR/W0hInternal. Only to be used through TI provided API.
2SDMICTLR/W0hInternal. Only to be used through TI provided API.
1MIDCTLR/W0hInternal. Only to be used through TI provided API.
0CRSCTLR/W0hInternal. Only to be used through TI provided API.

28.10.54 DLOEV_DTST Register (Offset = D8h) [Reset = 00000000h]

DLOEV_DTST is shown in Table 28-527.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-527 DLOEV_DTST Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23LOCKR0hInternal. Only to be used through TI provided API.
22LOLR0hInternal. Only to be used through TI provided API.
21FCABVTHRR0hInternal. Only to be used through TI provided API.
20FCBLWTHRR0hInternal. Only to be used through TI provided API.
19-16STATER0hInternal. Only to be used through TI provided API.
15RESERVEDR0hReserved
14-11SPARE11R/W0hInternal. Only to be used through TI provided API.
10-8VARTGLDLYR/W0hInternal. Only to be used through TI provided API.
7REFTGLDLYR/W0hInternal. Only to be used through TI provided API.
6TRNSEQR/W0hInternal. Only to be used through TI provided API.
5SPARE5R/W0hInternal. Only to be used through TI provided API.
4-0SIGR/W0hInternal. Only to be used through TI provided API.

28.10.55 DTSTRD Register (Offset = DCh) [Reset = 00000000h]

DTSTRD is shown in Table 28-528.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-528 DTSTRD Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-0DATAR0hInternal. Only to be used through TI provided API.

28.10.56 FDCOSPANMSB_FDCOSPANLSB Register (Offset = E0h) [Reset = 00000000h]

FDCOSPANMSB_FDCOSPANLSB is shown in Table 28-529.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-529 FDCOSPANMSB_FDCOSPANLSB Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR0hReserved
18-16FDCOSPANMSB_VALR0hInternal. Only to be used through TI provided API.
15-0FDCOSPANLSB_VALR0hInternal. Only to be used through TI provided API.

28.10.57 TDCCALLOW_TDCCAL Register (Offset = E4h) [Reset = 00000000h]

TDCCALLOW_TDCCAL is shown in Table 28-530.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-530 TDCCALLOW_TDCCAL Register Field Descriptions
BitFieldTypeResetDescription
31-16TDCCALLOW_VALR0hInternal. Only to be used through TI provided API.
15-0TDCCAL_VALR0hInternal. Only to be used through TI provided API.

28.10.58 TDCODET_TDCCALHIGH Register (Offset = E8h) [Reset = 00000000h]

TDCODET_TDCCALHIGH is shown in Table 28-531.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-531 TDCODET_TDCCALHIGH Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR0hReserved
18-16FLAGSR0hInternal. Only to be used through TI provided API.
15-0VALR0hInternal. Only to be used through TI provided API.

28.10.59 GPI_CALRES Register (Offset = ECh) [Reset = 00000000h]

GPI_CALRES is shown in Table 28-532.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-532 GPI_CALRES Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23GPI7R0hInternal. Only to be used through TI provided API.
22GPI6R0hInternal. Only to be used through TI provided API.
21GPI5R0hInternal. Only to be used through TI provided API.
20GPI4R0hInternal. Only to be used through TI provided API.
19GPI3R0hInternal. Only to be used through TI provided API.
18GPI2R0hInternal. Only to be used through TI provided API.
17GPI1R0hInternal. Only to be used through TI provided API.
16GPI0R0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-4MIDCODER0hInternal. Only to be used through TI provided API.
3-0CRSCODER0hInternal. Only to be used through TI provided API.

28.10.60 LIN2LOGOUT_MATHACCELIN Register (Offset = F0h) [Reset = 00000000h]

LIN2LOGOUT_MATHACCELIN is shown in Table 28-533.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-533 LIN2LOGOUT_MATHACCELIN Register Field Descriptions
BitFieldTypeResetDescription
31-23RESERVEDR0hReserved
22-16LOGVALR0hInternal. Only to be used through TI provided API.
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.10.61 TIMCTL_DIVBY3OUT Register (Offset = F4h) [Reset = 00000000h]

TIMCTL_DIVBY3OUT is shown in Table 28-534.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-534 TIMCTL_DIVBY3OUT Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR0hReserved
29-24CPTSRCR/W0hInternal. Only to be used through TI provided API.
23CPTCTLR/W0hInternal. Only to be used through TI provided API.
22-21CNTRSRCR/W0hInternal. Only to be used through TI provided API.
20CNTRCLRR/W0hInternal. Only to be used through TI provided API.
19CNTRCTLR/W0hInternal. Only to be used through TI provided API.
18-17TIMSRCR/W0hInternal. Only to be used through TI provided API.
16TIMCTLR/W0hInternal. Only to be used through TI provided API.
15-4RESERVEDR0hReserved
3-0DIV3R0hInternal. Only to be used through TI provided API.

28.10.62 TIMPER_TIMINC Register (Offset = F8h) [Reset = 00000000h]

TIMPER_TIMINC is shown in Table 28-535.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-535 TIMPER_TIMINC Register Field Descriptions
BitFieldTypeResetDescription
31-16TIMPER_VALR/W0hInternal. Only to be used through TI provided API.
15-0TIMINC_VALR/W0hInternal. Only to be used through TI provided API.

28.10.63 TIMCAPT_TIMCNT Register (Offset = FCh) [Reset = 00000000h]

TIMCAPT_TIMCNT is shown in Table 28-536.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-536 TIMCAPT_TIMCNT Register Field Descriptions
BitFieldTypeResetDescription
31-16VALUER0hInternal. Only to be used through TI provided API.
15-0VALR0hInternal. Only to be used through TI provided API.

28.10.64 TRCSTAT_TRCCTRL Register (Offset = 100h) [Reset = 00000000h]

TRCSTAT_TRCCTRL is shown in Table 28-537.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-537 TRCSTAT_TRCCTRL Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR0hReserved
16BUSYR0hInternal. Only to be used through TI provided API.
15-1RESERVEDR0hReserved
0SENDW0hInternal. Only to be used through TI provided API.

28.10.65 TRCPAR0_TRCCMD Register (Offset = 104h) [Reset = 00000000h]

TRCPAR0_TRCCMD is shown in Table 28-538.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-538 TRCPAR0_TRCCMD Register Field Descriptions
BitFieldTypeResetDescription
31-16VALR/W0hInternal. Only to be used through TI provided API.
15-10RESERVEDR0hReserved
9-8PARCNTR/W0hInternal. Only to be used through TI provided API.
7-0PKTHDRR/W0hInternal. Only to be used through TI provided API.

28.10.66 GPOCTL_TRCPAR1 Register (Offset = 108h) [Reset = 00000000h]

GPOCTL_TRCPAR1 is shown in Table 28-539.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-539 GPOCTL_TRCPAR1 Register Field Descriptions
BitFieldTypeResetDescription
31SEL7R/W0hInternal. Only to be used through TI provided API.
30SEL6R/W0hInternal. Only to be used through TI provided API.
29SEL5R/W0hInternal. Only to be used through TI provided API.
28SEL4R/W0hInternal. Only to be used through TI provided API.
27SEL3R/W0hInternal. Only to be used through TI provided API.
26SEL2R/W0hInternal. Only to be used through TI provided API.
25SEL1R/W0hInternal. Only to be used through TI provided API.
24SEL0R/W0hInternal. Only to be used through TI provided API.
23GPO7R/W0hInternal. Only to be used through TI provided API.
22GPO6R/W0hInternal. Only to be used through TI provided API.
21GPO5R/W0hInternal. Only to be used through TI provided API.
20GPO4R/W0hInternal. Only to be used through TI provided API.
19GPO3R/W0hInternal. Only to be used through TI provided API.
18GPO2R/W0hInternal. Only to be used through TI provided API.
17GPO1R/W0hInternal. Only to be used through TI provided API.
16GPO0R/W0hInternal. Only to be used through TI provided API.
15-0VALR/W0hInternal. Only to be used through TI provided API.

28.10.67 DIVCTL_ANAISOCTL Register (Offset = 10Ch) [Reset = 00000000h]

DIVCTL_ANAISOCTL is shown in Table 28-540.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-540 DIVCTL_ANAISOCTL Register Field Descriptions
BitFieldTypeResetDescription
31DIV2PH180R/W0hInternal. Only to be used through TI provided API.
30DIV2PH0R/W0hInternal. Only to be used through TI provided API.
29DIV2PH270R/W0hInternal. Only to be used through TI provided API.
28DIV2PH90R/W0hInternal. Only to be used through TI provided API.
27SPARE11R/W0hInternal. Only to be used through TI provided API.
26S1G20DBMMUXR/W0hInternal. Only to be used through TI provided API.
25ADCDIVR/W0hInternal. Only to be used through TI provided API.
24ENSYNTHR/W0hInternal. Only to be used through TI provided API.
23TXPH18020DBMDIVR/W0hInternal. Only to be used through TI provided API.
22TXPH020DBMDIVR/W0hInternal. Only to be used through TI provided API.
21TXPH180DIVR/W0hInternal. Only to be used through TI provided API.
20TXPH0DIVR/W0hInternal. Only to be used through TI provided API.
19RXPH90DIVR/W0hInternal. Only to be used through TI provided API.
18RXPH0DIVR/W0hInternal. Only to be used through TI provided API.
17Spare1R/W0hInternal. Only to be used through TI provided API.
16ENR/W0hInternal. Only to be used through TI provided API.
15-5RESERVEDR0hReserved
4ADCDIGRSTNR/W0hInternal. Only to be used through TI provided API.
3IFADC2SVTISOR/W1hInternal. Only to be used through TI provided API.
2DIV2IFADCISOR/W1hInternal. Only to be used through TI provided API.
1MTDC2SVTISOR/W1hInternal. Only to be used through TI provided API.
0DIV2MTDCISOR/W1hInternal. Only to be used through TI provided API.

28.10.68 MAGNACC0_RXCTRL Register (Offset = 110h) [Reset = 00000000h]

MAGNACC0_RXCTRL is shown in Table 28-541.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-541 MAGNACC0_RXCTRL Register Field Descriptions
BitFieldTypeResetDescription
31-16VALR0hInternal. Only to be used through TI provided API.
15-13RESERVEDR0hReserved
12SPARER/W0hInternal. Only to be used through TI provided API.
11-9ATTNR/W0hInternal. Only to be used through TI provided API.
8-4IFAMPGCR/W0hInternal. Only to be used through TI provided API.
3-0LNAGAINR/W0hInternal. Only to be used through TI provided API.

28.10.69 RSSI_MAGNACC1 Register (Offset = 114h) [Reset = 00000000h]

RSSI_MAGNACC1 is shown in Table 28-542.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-542 RSSI_MAGNACC1 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16RSSI_VALR/W0hInternal. Only to be used through TI provided API.
15-0MAGNACC1_VALR0hInternal. Only to be used through TI provided API.

28.10.70 RFGAIN_RSSIMAX Register (Offset = 118h) [Reset = 00000000h]

RFGAIN_RSSIMAX is shown in Table 28-543.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-543 RFGAIN_RSSIMAX Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR0hReserved
23-16DBGAINR/W0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7-0VALR/W0hInternal. Only to be used through TI provided API.

28.10.71 DIVSTA_IFADCSTAT Register (Offset = 11Ch) [Reset = 00000000h]

DIVSTA_IFADCSTAT is shown in Table 28-544.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-544 DIVSTA_IFADCSTAT Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR0hReserved
16STATR0hInternal. Only to be used through TI provided API.
15-8RESERVEDR0hReserved
7RESERVEDR0hInternal. Only to be used through TI provided API.
6-2QUANTCALVALR0hInternal. Only to be used through TI provided API.
1QUANTCALDONER0hInternal. Only to be used through TI provided API.
0RESERVEDR0hInternal. Only to be used through TI provided API.

28.10.72 DIVIDEND Register (Offset = 120h) [Reset = 00000000h]

DIVIDEND is shown in Table 28-545.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-545 DIVIDEND Register Field Descriptions
BitFieldTypeResetDescription
31-0VALW0hInternal. Only to be used through TI provided API.

28.10.73 DIVISOR Register (Offset = 124h) [Reset = 00000000h]

DIVISOR is shown in Table 28-546.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-546 DIVISOR Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR/W0hInternal. Only to be used through TI provided API.

28.10.74 QUOTIENT Register (Offset = 128h) [Reset = 00000000h]

QUOTIENT is shown in Table 28-547.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-547 QUOTIENT Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR0hInternal. Only to be used through TI provided API.

28.10.75 PRODUCT Register (Offset = 12Ch) [Reset = 00000000h]

PRODUCT is shown in Table 28-548.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-548 PRODUCT Register Field Descriptions
BitFieldTypeResetDescription
31-0VALR0hInternal. Only to be used through TI provided API.

28.10.76 MULTSTA Register (Offset = 130h) [Reset = 00000000h]

MULTSTA is shown in Table 28-549.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-549 MULTSTA Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR0hReserved
0STATR0hInternal. Only to be used through TI provided API.

28.10.77 PA1_MULTCFG Register (Offset = 134h) [Reset = 00000000h]

PA1_MULTCFG is shown in Table 28-550.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-550 PA1_MULTCFG Register Field Descriptions
BitFieldTypeResetDescription
31-29PA1_SPARE0R/W0hInternal. Only to be used through TI provided API.
28-27PA1_MODER/W0hInternal. Only to be used through TI provided API.
26-24PA1_GAINR/W0hInternal. Only to be used through TI provided API.
23-18PA1_IBR/W0hInternal. Only to be used through TI provided API.
17-16PA1_IBBOOSTR/W0hInternal. Only to be used through TI provided API.
15-1RESERVEDR0hReserved
0MULTCFG_MODER/W0hInternal. Only to be used through TI provided API.

28.10.78 PA2 Register (Offset = 138h) [Reset = 00000000h]

PA2 is shown in Table 28-551.

Return to the Summary Table.

Internal. Only to be used through TI provided API.

Table 28-551 PA2 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR0hReserved
15-5SPARE5R/W0hInternal. Only to be used through TI provided API.
4-0TRIMR/W0hInternal. Only to be used through TI provided API.