SPRUJ28F November 2021 – August 2025 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
| Clocks | |
| Module Clock Input | Description |
| MCU_FSS0_HPB0_ICLK | Interface Clock |
| MCU_FSS0_HPB0_CLKX1 | Functional Clock 1 (main functional clock) |
| MCU_FSS0_HPB0_CLKX1_INV | Functional Clock 2 (inverted Functional Clock 1 to create 180 degree phase shift) |
| MCU_FSS0_HPB0_CLKX2 | Functional Clock 3 (2 × Functional Clock 1 for DDR data and command) |
| MCU_FSS0_HPB0_CLKX2_INV | Functional Clock 4 (inverted Functional Clock 3 to create 180 degree phase shift) |
| Resets | |
| Module Reset Input | Description |
| MCU_FSS0_HPB0_RST | HyperBus Reset |
| Interrupt Requests | ||
| Module Interrupt Signal | Description | Type |
| MCU_HYPFLSH_INT | HyperBus Interrupt Request | Level |
| MCU_HYPFLSH_SEC_INT | HyperBus ECC SEC Error Interrupt Request | Level |
| MCU_HYPFLSH_DED_INT | HyperBus ECC DED Error Interrupt Request | Level |