SPRUJ28F November 2021 – August 2025 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
Each UDMA-P has an associated dedicated Ring Accelerator that is accessible by it alone (not accessible by other subsystems). The UDMA-P configuration is listed in Table 5-70.
| Module Instance | Parameters | ||
|---|---|---|---|
| Ring Count | Number of Monitors | Proxy Target Base | |
| NAVSS0_UDMASS_RINGACC0 | 1024 | 32 | 0x000038000000 |
Table 5-71 shows the RINGACC ring mapping.
| Mapping | Rings | Description |
|---|---|---|
| NAVSS0_UDMASS0_UDMAP0 Transmit | ring[340:0] | UDMAP0 Transmit Channels |
| NAVSS0_UDMASS0_UDMAP0 Receive | ring[422:341] | UDMAP0 Receive Channels |
| General Purpose | ring[767:423] | General-purpose rings |
| NAVSS0_SEC_PROXY0 | ring[877:768] | SEC_PROXY0 rings |
| General Purpose | ring[1023:878] | General-purpose rings |