SPRUJ28F November 2021 – August 2025 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
This section describes the CSI_TX_IF ports related to clocks, resets, and hardware requests.
| Clocks | |
| Module Clock Input | Description |
| CSI_TX_MAIN_CLK | Main functional(sometimes referred to as pixel clock) clock. |
| CSI_TX_VBUS_CLK | The VBUS clock runs at always half the speed of the CSI_TX_MAIN_CLK. |
| CSI_TX_ESC_CLK | 20 MHz max clock input for low speed data transmission and some control signals. |
| DPHY_TXBYTECLKHS | The byte clock is the clock supplied by the DPHY_TX. |
| Resets | |
| Module Reset Input | Description |
| CSI_TX_RST | Asynchronous module global reset, driving all collateral asynchronous resets of the 4 clock domains to the low state. |
| Interrupt Requests | ||
| Module Interrupt Signal | Description | Type |
| CSI_TX_IF_CSI_INTERRUPT_0 | Global interrupt that various re-synchronized sources converge into interrupt generation. | Level |
| CSI_TX_IF_CSI_LEVEL_0 | Error interrupt that is generated under
the following conditions:
|
Level |
| CSI_TX_IF_CSI_FATAL_0 | ASF port fatal interrupt. Level sensitive. | Level |
| CSI_TX_IF_CSI_NONFATAL_0 | ASF port non-fatal interrupt. Level sensitive. | Level |
| CSI_TX_IF_CDNS_RAM_CORR_LEVEL_0 | Interrupt on internal FIFO RAM | Level |
| CSI_TX_IF_CDNS_RAM_UNCORR_LEVEL_0 | Interrupt on internal FIFO RAM | Level |
| CSI_TX_IF_CORR_LEVEL_0 | Interrupt on internal FIFO RAM | Level |
| CSI_TX_IF_UNCORR_LEVEL_0 | Interrupt on internal FIFO RAM | Level |