SPRUJ28F November 2021 – August 2025 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
A72SS0_CORE0_ECC_AGGR integrates all the SVBUS slave endpoints for A72SS0_CORE0.
| Endpoint | Memory ID | Controller |
|---|---|---|
| A72SS0_CORE0 | 24 | EDC controller for A72SS0_CORE0_ECC_AGGR |
A72SS0_CORE1_ECC_AGGR integrates all the SVBUS slave endpoints for A72SS0_CORE1.
| Endpoint | Memory ID | Controller |
|---|---|---|
| A72SS0_CORE1 | 24 | EDC controller for A72SS0_CORE1_ECC_AGGR |
A72SS0_CLUSTER_ECC_AGGR integrates all the SVBUS slave endpoints for CBASS and cluster.
| Endpoint | Memory ID | Controller |
|---|---|---|
| A72SS0_CLUSTER | 32 | EDC controller for A72SS0_CLUSTER_ECC_AGGR |
| 33-41 | Internal bridges |