SPRUJ28F November 2021 – August 2025 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
| MTOG Instance | Register | Description |
|---|---|---|
| MTOG0 | CTRL_MMR_MAIN_MTOG0_CTRL | Controls timeout operation of transactions from MAIN domain to MCU peripheral data bus |
| MTOG1 | CTRL_MMR_MAIN_MTOG1_CTRL | Controls timeout operation of write transactions from the GIC master port |
| MTOG4 | CTRL_MMR_CFG0_MAIN_MTOG4_CTRL | Controls timeout operation of read transactions from the eMMC1 master port |
| MTOG5 | CTRL_MMR_CFG0_MAIN_MTOG5_CTRL | Controls timeout operation of write transactions from the eMMC1 master port |
| MTOG14 | CTRL_MMR_CFG0_MAIN_MTOG14_CTRL | Controls timeout operation of transactions from the NavSS PVU to VIRTSS |
| MTOG16 | CTRL_MMR_CFG0_MAIN_MTOG16_CTRL | Controls timeout operation of read transactions from the MAIN R5 Clstr0 Core0 VBUSM Memory master port |
| MTOG17 | CTRL_MMR_CFG0_MAIN_MTOG17_CTRL | Controls timeout operation of write transactions from the MAIN R5 Clstr0 Core0 VBUSM Memory master port |
| MTOG18 | CTRL_MMR_CFG0_MAIN_MTOG18_CTRL | Controls timeout operation of read transactions from the MAIN R5 Clstr0 Core1 VBUSM Memory master port |
| MTOG19 | CTRL_MMR_CFG0_MAIN_MTOG19_CTRL | Controls timeout operation of write transactions from the MAIN R5 Clstr0 Core1 VBUSM Memory master port |
| MTOG20 | CTRL_MMR_CFG0_MAIN_MTOG20_CTRL | Controls timeout operation of read transactions from the MAIN R5 Clstr1 Core0 VBUSM Memory master port |
| MTOG21 | CTRL_MMR_CFG0_MAIN_MTOG21_CTRL | Controls timeout operation of write transactions from the MAIN R5 Clstr1 Core0 VBUSM Memory master port |
| MTOG22 | CTRL_MMR_CFG0_MAIN_MTOG22_CTRL | Controls timeout operation of read transactions from the MAIN R5 Clstr1 Core1 VBUSM Memory master port |
| MTOG23 | CTRL_MMR_CFG0_MAIN_MTOG23_CTRL | Controls timeout operation of write transactions from the MAIN R5 Clstr1 Core 1 VBUSM Memory master port |
| MTOG24 | CTRL_MMR_CFG0_MAIN_MTOG24_CTRL | Controls timeout operation of real time transactions from High Speed IO masters |
| MTOG25 | CTRL_MMR_CFG0_MAIN_MTOG25_CTRL | Controls timeout operation of non-real time transactions from High Speed IO masters |
| MTOG32 | CTRL_MMR_CFG0_MAIN_MTOG32_CTRL | Controls timeout operation of Accelerator Cluster ASIL-B master accesses to MSMC (L2) SRAM |
| MTOG33 | CTRL_MMR_CFG0_MAIN_MTOG33_CTRL | Controls timeout operation of Accelerator Cluster QueueManager master accesses to MSMC (L2) SRAM |
| MTOG34 | CTRL_MMR_CFG0_MAIN_MTOG34_CTRL | Controls timeout operation of Accelerator Cluster ASIL-B master accesses to DDR for OrderIDs 0-4 |
| MTOG35 | CTRL_MMR_CFG0_MAIN_MTOG35_CTRL | Controls timeout operation of Accelerator Cluster QueueManager master accesses to DDR fro OrderIDs 0-4 |
| MTOG36 | CTRL_MMR_CFG0_MAIN_MTOG36_CTRL | Controls timeout operation of Accelerator Cluster ASIL-B master accesses to DDR for OrderIDs 5-9 |
| MTOG37 | CTRL_MMR_CFG0_MAIN_MTOG37_CTRL | Controls timeout operation of Accelerator Cluster QueueManager master accesses to DDR for OrderIDs 5-9 |
| MTOG38 | CTRL_MMR_CFG0_MAIN_MTOG38_CTRL | Controls timeout operation of Accelerator Cluster ASIL-B master accesses to DDR for OrderIDs 10-15 |
| MTOG39 | CTRL_MMR_CFG0_MAIN_MTOG39_CTRL | Controls timeout operation of Accelerator Cluster QueueManager master accesses to DDR for OrderIDs 10-15 |
| MCU_MTOG0 | CTRL_MMR_CFG0_MCU_MTOG0_CTRL | Controls timeout operation of transactions from MAIN domain to MCU peripheral data bus |
The self-test target addresses and self-test timeout values can be used to trigger STOG interrupt.
| Region Name | Base Address | STOG | Reset | Flush | Self-Test Timeout Cycles | Self-Test Target Address |
|---|---|---|---|---|---|---|
| AM_NAVSS_TO_AC_NON_SAFE_STOG4_CFG | 0x2610000 |
NAVSS VIRT to HWA RAMs |
MAIN CBASS Reset |
AC CBASS ASILB Reset |
0x01000000 |
0x4F00000000 |
| AM_AC_CFG_TO_AC_CFG_NON_SAFE_STOG2_CFG | 0x2612000 | AC_CFG To AC ASILB targets | MAIN CBASS Reset |
AC CBASS ASILB Reset |
0x10000000 | 0x0F400000 |
| AM_AC_CFG_TO_AC_CFG_NON_SAFE_STOG9_CFG | 0x2614000 | AC_CFG To AC QM targets | MAIN CBASS Reset |
AC CBASS QM Reset |
0x10000000 | 0x04210000 |
| AM_RC_TO_HC2_STOG6_CFG | 0x260c000 | RC to HC2 | MAIN CBASS Reset |
AC CBASS QM Reset |
0x10000000 | 0x18000000 |
| AM_RC_TO_HC2_STOG7_CFG |
0x2606000 |
RC to HC2_2 | MAIN CBASS Reset |
AC CBASS QM Reset |
0x10000000 | 0x18000000 |
| AM_HC2_TO_HC_CFG_STOG5_CFG | 0x2604000 | HC2 to HC ASILB targets | MAIN CBASS Reset |
AC CBASS QM Reset |
0x10000000 | 0x04104000 |
| AM_RC_TO_RC_CFG_STOG3_CFG | 0x2608000 | RC to RC ASILB targets | MAIN CBASS Reset | RC CBASS ASILB Reset | 0x10000000 | 0x05380000 |
| AM_IPPHY_TO_RTI_GPU_STOG8_CFG | 0x2616000 | IPPHY To RTI GPU | MAIN CBASS Reset | LPSC GPU | 0x10000000 | 0x022F0000 |
| AM_IPPHY_TO_IPPHY_STOG1_CFG | 0x260a000 | IPPHY To IPPHY ASILB targets | MAIN CBASS Reset | IPPHY CBASS ASIL-B | 0x10000000 | 0x02200000 |
| AM_MAIN_INFRA_TO_MAIN_INFRA_STOG0_CFG | 0x780000 | MAIN_INFRA To MAIN_INFRA | MAIN CBASS Reset | MAIN INFRA CBASS reset | 0x10000000 | 0x00A30000 |
| NAVSS0_PVU0_SRC_TOG_CFG | 0x30F90000 | NAVSS PVU CFG | NAVSS VIRTSS Reset | LPSC PVU0 | 0x10000000 | 0x30F80000 |
| NAVSS0_PVU0_CFG_TOG_CFG | 0x30F91000 | NAVSS PVU SRC | NAVSS VIRTSS Reset | LPSC PVU0 | 0x10000000 | 0x30F80000 |
| WKUP_VDC_INFRA_VBUSP_32B_SRC_SAFEG0_CFG | 0x42900000 | WKUP to MAIN | WKUP CBASS Reset | MAIN CBASS Reset | 0x10000000 | 0x00410000 |
| MCU_TIMEOUT_64B2_CFG | 0x40730000 | MCU to RC MAIN | MCU CBASS Reset | MAIN CBASS Reset | 0x10000000 | 0x02400000 |
| MCU_TIMEOUT_64B3_CFG | 0x40736000 | FSS0 | MCU CBASS Reset | MCU CBASS Reset | 0x10000000 | 0x50000000 |
| MCU_TIMEOUT_64B4_CFG | 0x40737000 | FSS1 | MCU CBASS Reset | MCU CBASS Reset | 0x10000000 | 0x58000000 |
| MCU_VDC_SOC_FW_VBUSP_32B_SRC_SAFEG1_CFG | 0x40732000 | MCU To MAIN FW | MCU CBASS reset | MAIN CBASS reset | 0x01000000 | Security Restricted |
| MCU_VDC_INFRA_VBUSP_32B_SRC_SAFEG0_CFG | 0x40731000 | MCU To MAIN INFRA | MCU CBASS reset | MAIN INFRA SAFE CBASS reset | 0x10000000 | 0x00A90000 |