SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
The information required to analyze an error source is logged in several registers. The number of registers to access depends on the error source.
Figure 16-8 shows the software sequence required in most cases.
Figure 16-8 Typical Error Analysis SequenceIn case flag is set due to timeout flagmux, user can check the status in CONTROL_SEC_ERR_STATUS for that Timeout Flagmux.
Table 16-26 lists the subprocess call summary for error analysis mode in the main sequence.
| Subprocess | Cross-Reference |
|---|---|
| L3 interconnect error analysis | See Section 16.2.4.2.1, L3_MAIN Interconnect Error Analysis Mode. |
| L3_MAIN interconnect protection violation error identification | See Section 16.2.4.2.1.1.2, Subsequence: L3_MAIN Interconnect Protection Violation Error Identification. |
| L3_MAIN interconnect unsupported command/address hole error identification | See Section 16.2.4.2.1.1.3, Subsequence: L3_MAIN Interconnect Standard Error Identification. |
| L3_MAIN interconnect reset FLAGMUX and module | See Section 16.2.4.2.1.1.4, Subsequence: L3_MAIN Interconnect FLAGMUX Configuration. |