SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Table 19-2 through Table 19-8 present the default interrupt mapping of the device INTCs. The mapping of device interrupts to IRQ_CROSSBAR inputs is presented in Table 19-9.
All device interrupts (external to the MPU, DSP [x2], IPU [x2], and EVE [x2] subsystems) are active-high, level-sensitive.
A single interrupt source can be physically mapped to multiple INTCs. With multiple-mapped interrupts, it is strongly recommended to unmask each interrupt source in only one INTC at a time.