SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
During emulation mode, the timer continues to run according to the value of the TIOCP_ CFG[1] EMUFREE bit.
If the TIOCP_CFG[1] EMUFREE bit is set to 1, timer execution is not stopped in emulation mode and the interrupt is still generated when overflow or match is reached.
If the TIOCP_CFG[1] EMUFREE bit is set to 0, the prescaler and timer are frozen and both resume on exit from emulation mode. The asynchronous external input pin (timerx_pwm_evt, where x = [8:11]) is internally synchronized on two timer-clock rising edges.