SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Figure 26-103 shows the integration of the QSPI module in the device.
Figure 26-103 QSPI IntegrationTable 26-278 through Table 26-280 summarize the integration of the QSPI in the device.
| Module Instance | Attributes | ||
| Power Domain | Wake-Up Capability | Interconnect | |
| QSPI | PD_COREAON | Yes | L3_MAIN |
| Clocks | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| QSPI | QSPI_ICLK | L4PER2_L3_GICLK | PRCM | Interface clock for the QSPI |
| QSPI_FCLK | QSPI_GFCLK | PRCM | Functional clock for the QSPI | |
| Resets | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| QSPI | QSPI_RST | L4PER_RST | PRCM | Asynchronous reset signal for the QSPI |
| Interrupt Requests | ||||
| Module Instance | Source Signal Name | Destination IRQ_CROSSBAR Input | Default Mapping | Description |
| QSPI | QSPI_IRQ | IRQ_CROSSBAR_343 | – | QSPI interrupt request |
The Default Mapping column in Table 26-280 shows the default mapping of module IRQ source signals. These IRQ source
signals can also be mapped to other lines of each device interrupt controller
(INTC) through the IRQ_CROSSBAR module.
For more
information about the IRQ_CROSSBAR module, see IRQ_CROSSBAR Module Functional
Description, in Control Module.
For more information about the device INTCs, see
Interrupt Controllers.
For the description of the interrupt source, see Section 26.5.4.3, QSPI Interrupt Requests.