SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
| Address Offset | 0x0000 0000 | ||
| Physical Address | 0x4224 1000 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | DWEN | SYEN | ||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:2 | RESERVED | R | 0x0 | |
| 1 | DWEN | Controls the storage of image sensor RAW data in memory. This bit is loaded with the timing of the internal VD signal: it becomes active starting at the lead of the VD signal that comes after 1 is written in this bit. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 0 | SYEN | Controls ON/OFF of VD/HD output. Internal timing generator becomes active and VD/HD output begins starting when 1 is written in this bit. In case of input, VD/HD loading begins. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable |
| ISS ISP |
| Address Offset | 0x0000 0004 | ||
| Physical Address | 0x4224 1004 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | MDFS | HLPF | INPMOD | OVF | CCDW | CCDMD | DPOL | SWEN | FIPOL | HDPOL | VDPOL | FIDD | HDVDD | ||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | MDFS | Field Status This bit indicates the status of the current FLD signal when the ISIF module is in interlaced mode. | R | 0x0 |
| 0x0: Odd field | ||||
| 0x1: Even field | ||||
| 14 | HLPF | Low pass filter enable. When this bit is enabled, a 3-tap (1/4 + 1/2 Z^-2 + 1/4 Z^-4) filtering process is performed on the sensor data. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 13:12 | INPMOD | Data input mode: | RW | 0x2 |
| 0x0: RAW data | ||||
| 0x1: YCbCr 16bit | ||||
| 0x3: Reserved | ||||
| 0x2: YCbCr 8bit | ||||
| 11 | OVF | ISIF module write port overflow status bit If the write port of the ISIF module overflows when writing data to SDRAM, this bit will toggle. In OMAP4430 ES1.0, an interrupt (ISIF_OVF) is added to reflect the status of this bit and avoid polling. | RW | 0x0 |
| 0x0: No overflow pending (r) No action (w) | ||||
| 0x1: Overflow pending (r) Clear overflow (w) | ||||
| 10:8 | CCDW | This bit enables to shift right (divide) the up-to-12-bit RAW data value when writing out to SDRAM. The effect is that the dynamic of the output signal is decreased. The ISIF_MODESET.CCDW, ISIF_HSIZE.ADCR, ISIF_HSIZE.HSIZE, ISIF_CCDCFG.BSWD, ISIF_CCDCFG.MSBINV, ISIF_CCDCFG.SDRPACK bit fields control how pixel data are stored to SDRAM. | RW | 0x0 |
| 0x6: Reserved | ||||
| 0x1: 1-bit right shift out[15:0] = 00000 data[11:1] | ||||
| 0x7: Reserved | ||||
| 0x0: No shift out[15:0] = 0000 data[11:0] | ||||
| 0x2: 2-bit right shift out[15:0] = 000000 data[11:2] | ||||
| 0x4: 4-bit right shift out[15:0] = 00000000 data[11:4] | ||||
| 0x5: Reserved | ||||
| 0x3: 3-bit right shift out[15:0] = 0000000 data[11:3] | ||||
| 7 | CCDMD | Field mode: This bit selects the type of image sensor: interlaced or progressive | RW | 0x0 |
| 0x0: Progressive image sensor | ||||
| 0x1: Interlaced image sensor | ||||
| 6 | DPOL | Image sensor input data polarity | RW | 0x0 |
| 0x0: No change | ||||
| 0x1: One's complement | ||||
| 5 | SWEN | External WEN selection In case this bit and SYNCEN.DWEN are set to 1, the external WEN signal is used to store image sensor data to memory. | RW | 0x0 |
| 0x0: WEN not used | ||||
| 0x1: Use external WEN | ||||
| 4 | FIPOL | FLD Signal Polarity | RW | 0x0 |
| 0x0: Positive | ||||
| 0x1: Negative | ||||
| 3 | HDPOL | HD Sync Signal Polarity | RW | 0x0 |
| 0x0: Positive | ||||
| 0x1: Negative | ||||
| 2 | VDPOL | VD Sync Signal Polarity | RW | 0x0 |
| 0x0: Positive | ||||
| 0x1: Negative | ||||
| 1 | FIDD | FLD Signal Direction There shall be at least three clock cycles between the time this bit is modified and the HD/VD pulse for start of frame comes. | RW | 0x0 |
| 0x0: Input | ||||
| 0x1: Output | ||||
| 0 | HDVDD | VD,HD Sync Signal Direction There shall be at least three clock cycles between the time this bit is modified and the HD/VD pulse for start of frame comes. | RW | 0x0 |
| 0x0: Input | ||||
| 0x1: Output |
| Address Offset | 0x0000 0008 | ||
| Physical Address | 0x4224 1008 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | HDW | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | RESERVED | R | 0x0 | |
| 11:0 | HDW | HD width: Sets width of HD. HD width = HDW + 1 clock | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 000C | ||
| Physical Address | 0x4224 100C | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | VDW | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | RESERVED | R | 0x0 | |
| 11:0 | VDW | VD width : Sets width of VD. VD width = VDW + 1 line | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0010 | ||
| Physical Address | 0x4224 1010 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PPLN | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | PPLN | Pixels per line Number of pixel clock periods in one line HD period = PPLN+1 pixel clocks. PPLN is not used when HD and VD are inputs, i.e. when VDHDOUT in MODESET is cleared to '0'. *This bit field is latched by VD. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0014 | ||
| Physical Address | 0x4224 1014 | Instance | ISP6P5_ISIF |
| Description | Line per Frame/Field | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LPFR | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | LPFR | Half lines per filed or frame Sets number of half lines per frame or field. VD period = (LPFR+1)/2 lines. LPFR is not used when HD and are inputs, i.e. when VDHDOUT in MODESET is cleared to '0'. *This bit field is latched by VD. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0018 | ||
| Physical Address | 0x4224 1018 | Instance | ISP6P5_ISIF |
| Description | Start Pixel Horizontal | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | SPH | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14:0 | SPH | The first pixel in a line to be stored to memory. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 001C | ||
| Physical Address | 0x4224 101C | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | LNH | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14:0 | LNH | Number of pixels in an line to be stored to memory. Number of pixels = LNH + 1. The number of pixels actually written to SDRAM is always a multiple of 16. For example, if CULH=0xFFFF, the actual number of output is 16 x floor((LNH+1)/16). If CULH is not 0xFFFF, the actual output is 16 x floor(w/16), where w is the number of pixels after horizontal culling specified by CULH. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0020 | ||
| Physical Address | 0x4224 1020 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | SLV0 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14:0 | SLV0 | Start Line, Vertical (Field 0) Sets line at which data output to SDRAM will begin, measured from the start of VD *This bit field is latched by VD. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0024 | ||
| Physical Address | 0x4224 1024 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | SLV1 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14:0 | SLV1 | Start Line, Vertical (Field 1) Sets line at which data output to SDRAM will begin, measured from the start of VD *This bit field is latched by VD. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0028 | ||
| Physical Address | 0x4224 1028 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | LNV | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | The number of lines to be stored to SDRAM. | R | 0x0 |
| 14:0 | LNV | The number of lines to be stored to memory. Number of lines = LNV + 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 002C | ||
| Physical Address | 0x4224 102C | Instance | ISP6P5_ISIF |
| Description | This register specifies horizontal culling. Please also refer to ISIF_LNH for the effect to the number of pixels written to SDRAM. | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CLHE | CLHO | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | CLHE | Culling Pattern in EVEN Line: Sets culling pattern when data is loaded into memory (even lines). Example:0xAA: 1 / 2 horizontal direction culling. LSB becomes left side on screen. | RW | 0xff |
| 0x0: Pixel invalid | ||||
| 0x1: Pixel valid | ||||
| 7:0 | CLHO | Culling Pattern in ODD Line: Sets culling pattern when data is loaded into memory (odd lines). | RW | 0xff |
| 0x0: Pixel invalid | ||||
| 0x1: Pixel valid |
| ISS ISP |
| Address Offset | 0x0000 0030 | ||
| Physical Address | 0x4224 1030 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CULV | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | RESERVED | R | 0x0 | |
| 7:0 | CULV | Culling Pattern in Vertical Line Note: CULV[0] must be 1 for proper operation. Example:0x11: 1/4 vertical direction culling. LSB becomes top side on screen. | RW | 0xff |
| 0x0: Pixel invalid | ||||
| 0x1: Pixel valid |
| ISS ISP |
| Address Offset | 0x0000 0034 | ||
| Physical Address | 0x4224 1034 | Instance | ISP6P5_ISIF |
| Description | SDRAM OUTPUT CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ADCR | HSIZE | ||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:13 | RESERVED | R | 0x0 | |
| 12 | ADCR | SDRAM address decrement. By setting this bit, memory address in a line is automatically decreased so that a line can be Horizontally flipped in memory. The ISIF_MODESET.CCDW, ISIF_HSIZE.ADCR, ISIF_HSIZE.HSIZE, ISIF_CCDCFG.BSWD, ISIF_CCDCFG.MSBINV, ISIF_CCDCFG.SDRPACK bit fields control how pixel data are stored to SDRAM. | RW | 0x0 |
| 0x0: Address increment. | ||||
| 0x1: Address decrement. | ||||
| 11:0 | HSIZE | Memory address offset between the lines. Specify the offset in 32-byte units. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0038 | ||
| Physical Address | 0x4224 1038 | Instance | ISP6P5_ISIF |
| Description | SDRAM OUTPUT CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | FIINV | FOFST | LOFSTEE | LOFSTOE | LOFSTEO | LOFSTOO | ||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14 | FIINV | FID polarity: This bit inverse a FID polarity. | RW | 0x0 |
| 0x0: No change | ||||
| 0x1: Inverse FID | ||||
| 13:12 | FOFST | Field line offset value in odd (FID = 1) field | RW | 0x0 |
| 0x0: +1 line | ||||
| 0x1: +2 lines | ||||
| 0x3: +4 lines | ||||
| 0x2: +3 lines | ||||
| 11:9 | LOFSTEE | Field line offset value applied after even line, even field (This value affects the first address of odd lines) | RW | 0x0 |
| 0x6: - 3 lines | ||||
| 0x1: +2 lines | ||||
| 0x7: - 4 lines | ||||
| 0x0: +1 line | ||||
| 0x2: +3 lines | ||||
| 0x4: - 1 line | ||||
| 0x5: - 2 lines | ||||
| 0x3: +4 lines | ||||
| 8:6 | LOFSTOE | Field line offset value applied after odd line, even field (This value affects the even lines) | RW | 0x0 |
| 0x6: - 3 lines | ||||
| 0x1: +2 lines | ||||
| 0x7: - 4 lines | ||||
| 0x0: +1 line | ||||
| 0x2: +3 lines | ||||
| 0x4: - 1 line | ||||
| 0x5: - 2 lines | ||||
| 0x3: +4 lines | ||||
| 5:3 | LOFSTEO | Field line offset value applied after even line, odd field (This value affects the first address of off lines) | RW | 0x0 |
| 0x6: - 3 lines | ||||
| 0x1: +2 lines | ||||
| 0x7: - 4 lines | ||||
| 0x0: +1 line | ||||
| 0x2: +3 lines | ||||
| 0x4: - 1 line | ||||
| 0x5: - 2 lines | ||||
| 0x3: +4 lines | ||||
| 2:0 | LOFSTOO | Field line offset value applied after odd line, odd field (This value affects the first address of even lines) | RW | 0x0 |
| 0x6: - 3 lines | ||||
| 0x1: +2 lines | ||||
| 0x7: - 4 lines | ||||
| 0x0: +1 line | ||||
| 0x2: +3 lines | ||||
| 0x4: - 1 line | ||||
| 0x5: - 2 lines | ||||
| 0x3: +4 lines |
| ISS ISP |
| Address Offset | 0x0000 003C | ||
| Physical Address | 0x4224 103C | Instance | ISP6P5_ISIF |
| Description | SDRAM OUTPUT CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CADU | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:11 | RESERVED | R | 0x0 | |
| 10:0 | CADU | Memory Address (Upper 11-bits): Specifies the memory destination address. The actual address is the value set here multiplied by 32bytes. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0040 | ||
| Physical Address | 0x4224 1040 | Instance | ISP6P5_ISIF |
| Description | SDRAM OUTPUT CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CADL | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | CADL | Memory Address (Lower 16-bits): Specifies the memory destination address. The actual address is the value set here multiplied by 32bytes. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0044 | ||
| Physical Address | 0x4224 1044 | Instance | ISP6P5_ISIF |
| Description | INPUT LINEARIZATION CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CORRSFT | RESERVED | LINMD | LINEN | ||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:7 | RESERVED | R | 0x0 | |
| 6:4 | CORRSFT | Shift up value for the correction value (S10). | RW | 0x0 |
| 0x6: 6-bit left shift | ||||
| 0x1: 1-bit left shift | ||||
| 0x7: Reserved | ||||
| 0x0: No shift | ||||
| 0x2: 2-bit left shift | ||||
| 0x4: 4-bit left shift | ||||
| 0x5: 5-bit left shift | ||||
| 0x3: 3-bit left shift | ||||
| 3:2 | RESERVED | R | 0x0 | |
| 1 | LINMD | Linearization Mode: | RW | 0x0 |
| 0x0: Uniform sampling | ||||
| 0x1: Non-uniform sampling | ||||
| 0 | LINEN | Linearization Enable: | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable |
| ISS ISP |
| Address Offset | 0x0000 0048 | ||
| Physical Address | 0x4224 1048 | Instance | ISP6P5_ISIF |
| Description | INPUT LINEARIZATION CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | LUTSCL | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:11 | RESERVED | R | 0x0 | |
| 10:0 | LUTSCL | Scale factor (U11Q10) for LUT input. Range: 0 - 1+1023/1024 It is applied to the Input Data before looking up the correction factor. The scale factor is only applied to the table input. It is not applied when using the input value to compute the output. | RW | 0x400 |
| ISS ISP |
| Address Offset | 0x0000 004C | ||
| Physical Address | 0x4224 104C | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CP0_F1 | CP1_F1 | CP2_F1 | CP3_F1 | CP0_F0 | CP1_F0 | CP2_F0 | CP3_F0 | |||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:14 | CP0_F1 | Specifies color pattern for pixel position 0 (Field 1) Pixel position 0 corresponds to pixel count=0 at even line in case of CFAP=0, and to pixel count=0 in case of CFAP=1. | RW | 0x0 |
| 0x0: R / Ye | ||||
| 0x1: Gr / Cy | ||||
| 0x3: B / Mg | ||||
| 0x2: Gb / G | ||||
| 13:12 | CP1_F1 | Specifies color pattern for pixel position 1 (Field 1) Pixel position 1 corresponds to pixel count=1 at even line in case of CFAP=0, and to pixel count=1 in case of CFAP=1. | RW | 0x0 |
| 0x0: R / Ye | ||||
| 0x1: Gr / Cy | ||||
| 0x3: B / Mg | ||||
| 0x2: Gb / G | ||||
| 11:10 | CP2_F1 | Specifies color pattern for pixel position 2 (Field 1) Pixel position 2 corresponds to pixel count=0 at odd line in case of CFAP=0, and to pixel count=2 in case of CFAP=1. | RW | 0x0 |
| 0x0: R / Ye | ||||
| 0x1: Gr / Cy | ||||
| 0x3: B / Mg | ||||
| 0x2: Gb / G | ||||
| 9:8 | CP3_F1 | Specifies color pattern for pixel position 3 (Field 1) Pixel position 3 corresponds to pixel count=1 at odd line in case of CFAP=0. Not applicable for CFAP=1. | RW | 0x0 |
| 0x0: R / Ye | ||||
| 0x1: Gr / Cy | ||||
| 0x3: B / Mg | ||||
| 0x2: Gb / G | ||||
| 7:6 | CP0_F0 | Specifies color pattern for pixel position 0 (Field 0) Pixel position 0 corresponds to pixel count=0 at even line in case of CFAP=0, and to pixel count=0 in case of CFAP=1. | RW | 0x0 |
| 0x0: R / Ye | ||||
| 0x1: Gr / Cy | ||||
| 0x3: B / Mg | ||||
| 0x2: Gb / G | ||||
| 5:4 | CP1_F0 | Specifies color pattern for pixel position 1 (Field 0) Pixel position 1 corresponds to pixel count=1 at even line in case of CFAP=0, and to pixel count=1 in case of CFAP=1. | RW | 0x0 |
| 0x0: R / Ye | ||||
| 0x1: Gr / Cy | ||||
| 0x3: B / Mg | ||||
| 0x2: Gb / G | ||||
| 3:2 | CP2_F0 | Specifies color pattern for pixel position 2 (Field 0) Pixel position 2 corresponds to pixel count=0 at odd line in case of CFAP=0, and to pixel count=2 in case of CFAP=1. | RW | 0x0 |
| 0x0: R / Ye | ||||
| 0x1: Gr / Cy | ||||
| 0x3: B / Mg | ||||
| 0x2: Gb / G | ||||
| 1:0 | CP3_F0 | Specifies color pattern for pixel position 3 (Field 0) Pixel position 3 corresponds to pixel count=1 at odd line in case of CFAP=0. Not applicable for CFAP=1. | RW | 0x0 |
| 0x0: R / Ye | ||||
| 0x1: Gr / Cy | ||||
| 0x3: B / Mg | ||||
| 0x2: Gb / G |
| ISS ISP |
| Address Offset | 0x0000 0050 | ||
| Physical Address | 0x4224 1050 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CGR | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | RESERVED | R | 0x0 | |
| 11:0 | CGR | R/Ye gain: Performs gain adjustment on image sensor data. U12Q9. Range: 0 - 7+511/512 | RW | 0x200 |
| ISS ISP |
| Address Offset | 0x0000 0054 | ||
| Physical Address | 0x4224 1054 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CGGR | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | RESERVED | R | 0x0 | |
| 11:0 | CGGR | Gr/Cy gain: Performs gain adjustment on image sensor data. U12Q9. Range: 0 - 7+511/512 | RW | 0x200 |
| ISS ISP |
| Address Offset | 0x0000 0058 | ||
| Physical Address | 0x4224 1058 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CGGB | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | RESERVED | R | 0x0 | |
| 11:0 | CGGB | Gb/Cy gain: Performs gain adjustment on image sensor data. U12Q9. Range: 0 - 7+511/512 | RW | 0x200 |
| ISS ISP |
| Address Offset | 0x0000 005C | ||
| Physical Address | 0x4224 105C | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CGB | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | RESERVED | R | 0x0 | |
| 11:0 | CGB | B/Mg gain: Performs gain adjustment on image sensor data. U12Q9. Range: 0 - 7+511/512 | RW | 0x200 |
| ISS ISP |
| Address Offset | 0x0000 0060 | ||
| Physical Address | 0x4224 1060 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | COFT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | RESERVED | R | 0x0 | |
| 11:0 | COFT | Image sensor offset: Performs offset value adjustment on image sensor data (0~4095). | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0064 | ||
| Physical Address | 0x4224 1064 | Instance | ISP6P5_ISIF |
| Description | Not used in MONICA and OMAP4 | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | FLSHEN | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:1 | RESERVED | R | 0x0 | |
| 0 | FLSHEN | Flash timing signal enable This bit is automatically cleared to '0' at VD timing. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable |
| ISS ISP |
| Address Offset | 0x0000 0068 | ||
| Physical Address | 0x4224 1068 | Instance | ISP6P5_ISIF |
| Description | Not used in MONICA and OMAP4 | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | SFLSH | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14:0 | SFLSH | Start line to set the FLASH timing signal. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 006C | ||
| Physical Address | 0x4224 106C | Instance | ISP6P5_ISIF |
| Description | Not used in MONICA and OMAP4 | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | VFLSH | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | VFLSH | Valid width of the FLASH timing signal. Valid width = Crystal-clock x 2 x (VFLSH + 1) | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0070 | ||
| Physical Address | 0x4224 1070 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CVD0 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14:0 | CVD0 | VD0 Interrupt timing in a field (line number). | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0074 | ||
| Physical Address | 0x4224 1074 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CVD1 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14:0 | CVD1 | VD1 Interrupt timing in a field (line number). | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0078 | ||
| Physical Address | 0x4224 1078 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CVD2 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14:0 | CVD2 | VD2 Interrupt timing in a field (line number). | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 007C | ||
| Physical Address | 0x4224 107C | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | DPCMPRE | DPCMEN | RESERVED | RESERVED | ||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:14 | RESERVED | R | 0x0 | |
| 13 | DPCMPRE | Selects Predictor for DPCM Encoder (12-8) | RW | 0x0 |
| 0x0: Predictor 1 | ||||
| 0x1: Predictor 2 | ||||
| 12 | DPCMEN | Enables DPCM Encoding (12-8) | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 11:1 | RESERVED | R | 0x0 | |
| 0 | RESERVED | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0080 | ||
| Physical Address | 0x4224 1080 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | WBEN2 | WBEN1 | WBEN0 | RESERVED | OFSTEN2 | OFSTEN1 | OFSTEN0 | RESERVED | CFAP | GWDI | CCDTBL | |||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14 | WBEN2 | White Balance Enable for H3A | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 13 | WBEN1 | White Balance Enable for IPIPE | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 12 | WBEN0 | White Balance Enable for memory capture | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 11 | RESERVED | R | 0x0 | |
| 10 | OFSTEN2 | Offset control Enable for H3A | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 9 | OFSTEN1 | Offset control Enable for IPIPE | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 8 | OFSTEN0 | Offset control Enable for SDRAM capture | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 7:6 | RESERVED | R | 0x0 | |
| 5 | CFAP | Selects CFA pattern | RW | 0x0 |
| 0x0: Mosaic color pattern. It should look like this. G R G R G R G R G R . . . B G B G B G B G B G . . . G R G R G R G R G R . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . | ||||
| 0x1: Stripe color pattern. It should look like this. R G B R G B R G B . . . R G B R G B R G B . . . R G B R G B R G B . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . | ||||
| 4:1 | GWDI | Selects MSB position of Input Data | RW | 0x0 |
| 0xD: Reserved | ||||
| 0x1: bit 14 | ||||
| 0x7: bit 8 | ||||
| 0x6: bit 9 | ||||
| 0x0: bit 15 | ||||
| 0x5: bit 10 | ||||
| 0xA: Reserved | ||||
| 0x9: Reserved | ||||
| 0xB: Reserved | ||||
| 0x4: bit 11 | ||||
| 0x2: bit 13 | ||||
| 0xF: Reserved | ||||
| 0xC: Reserved | ||||
| 0x3: bit 12 | ||||
| 0x8: bit 7 | ||||
| 0xE: Reserved | ||||
| 0 | CCDTBL | On/Off control of A-law table for SDRAM capture | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable |
| ISS ISP |
| Address Offset | 0x0000 0084 | ||
| Physical Address | 0x4224 1084 | Instance | ISP6P5_ISIF |
| Description | INPUT CONFIG REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | R656ON | ECCFVH | ||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:2 | RESERVED | R | 0x0 | |
| 1 | R656ON | CCIR Rec.656 interface mode | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 0 | ECCFVH | Error correction of FVH code | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable |
| ISS ISP |
| Address Offset | 0x0000 0088 | ||
| Physical Address | 0x4224 1088 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | VLDC | RESERVED | MSBINVI | BSWD | Y8POS | EXTRG | TRGSEL | WENLOG | FIDMD | BT656 | YCINSWP | RESERVED | RESERVED | SDRPACK | |||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | VLDC | On/off control of CPU registers re-synchronize function by VSYNC. All the others are shadowed registers, where register values are updated at V-sync timing by default. If VDLC=1, ISIF register values are updated immediately after register write just like non-shadowed registers. | RW | 0x0 |
| 0x0: Enable | ||||
| 0x1: Disable | ||||
| 14 | RESERVED | Reserved. Shall always be set to 0. | RW | 0x0 |
| 13 | MSBINVI | MSB inverse of CIN port when the data are captured to SDRAM. The ISIF_MODESET.CCDW, ISIF_HSIZE.ADCR, ISIF_HSIZE.HSIZE, ISIF_CCDCFG.BSWD, ISIF_CCDCFG.MSBINV, ISIF_CCDCFG.SDRPACK bit fields control how pixel data are stored to SDRAM. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 12 | BSWD | On/off control of Byte SWAP function when SDRAM capturing. The ISIF_MODESET.CCDW, ISIF_HSIZE.ADCR, ISIF_HSIZE.HSIZE, ISIF_CCDCFG.BSWD, ISIF_CCDCFG.MSBINV, ISIF_CCDCFG.SDRPACK bit fields control how pixel data are stored to SDRAM. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable (swap) | ||||
| 11 | Y8POS | Selects Y signal position when in 8bit input mode | RW | 0x0 |
| 0x0: even pixel | ||||
| 0x1: odd pixel | ||||
| 10 | EXTRG | Setting 1 to this register, the SDRAM address is initialized at the rising edge of FID input signal or DWEN register. | RW | 0x0 |
| 9 | TRGSEL | Select trigger source signal of SDRAM address initializing in case EXTRG=1. | RW | 0x0 |
| 0x0: DWEN register | ||||
| 0x1: FID input port | ||||
| 8 | WENLOG | Specifies the CCD valid area. | RW | 0x0 |
| 0x0: internal valid signal and WEN signal is ANDed logically. | ||||
| 0x1: internal valid signal and WEN signal is ORed logically. | ||||
| 7:6 | FIDMD | Specifies FID detection mode | RW | 0x0 |
| 0x0: latch the FID at the VSYNC timing | ||||
| 0x1: no latch the FID | ||||
| 0x3: Reserved | ||||
| 0x2: Reserved | ||||
| 5 | BT656 | Selects bit width of CCIR656. This bit applies only if ISIF_REC656IF.R656ON = 1. | RW | 0x0 |
| 0x0: 8 bits | ||||
| 0x1: 10 bits | ||||
| 4 | YCINSWP | The ISIF module has a 16-bit interface. When 16-bit YUV data are input, the luma data (YIN7-0) are expected to be on the 8 MS bits and the chroma (CIN7-0) data are expected to be on the LS bits. This bit enables to swap the 8 MS bits with the 8 LS bits of the interface in case the luma and chroma do not come in the correct order. Refer to the top-level ISIF block diagram. | RW | 0x0 |
| 0x0: YIN7-0 = Y signal / CIN7-0 = C signal | ||||
| 0x1: YIN7-0 = C signal / CIN7-0 = Y signal | ||||
| 3 | RESERVED | Reserved. Shall always be set to 0. | RW | 0x0 |
| 2 | RESERVED | Reserved. Shall always be set to 0. | RW | 0x0 |
| 1:0 | SDRPACK | This bit field selects how the data are stored to SDRAM. There can be 8, 12 or 16 bits per pixel. The ISIF_MODESET.CCDW, ISIF_HSIZE.ADCR, ISIF_HSIZE.HSIZE, ISIF_CCDCFG.BSWD, ISIF_CCDCFG.MSBINV, ISIF_CCDCFG.SDRPACK bit fields control how pixel data are stored to SDRAM. | RW | 0x0 |
| 0x0: 16 bits / pixel | ||||
| 0x1: 12 bits / pixel | ||||
| 0x3: Reserved | ||||
| 0x2: 8 bits / pixel |
| ISS ISP |
| Address Offset | 0x0000 008C | ||
| Physical Address | 0x4224 108C | Instance | ISP6P5_ISIF |
| Description | VERTICAL LINE DEFCT CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | VDFLSFT | VDFCUDA | VDFCSL | VDFCEN | RESERVED | |||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:11 | RESERVED | R | 0x0 | |
| 10:8 | VDFLSFT | Vertical line Defect level shift value Defect Level (value to be subtracted from the data) is 8bit width, but can be up-shifted up to 6bits by VDFLSFT. Left shift value = VDFLSFT (Range: 0-6) Setting 7 to VDFLSFT is not allowed. | RW | 0x0 |
| 7 | VDFCUDA | Vertical line Defect Correction upper pixels disable. | RW | 0x0 |
| 0x0: The whole line is corrected. | ||||
| 0x1: Pixels upper than the defect are not corrected. | ||||
| 6:5 | VDFCSL | Vertical line Defect Correction mode select. | RW | 0x0 |
| 0x0: Defect level subtraction. Just fed through if data are saturating. | ||||
| 0x1: Defect level subtraction. Horizontal interpolation ((i-2)+(i+2))/2 if data are saturating. | ||||
| 0x3: Reserved | ||||
| 0x2: Horizontal interpolation ((i-2)+(i+2))/2. | ||||
| 4 | VDFCEN | Vertical line Defect Correction enable. This bit field is latched by VD. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable | ||||
| 3:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0090 | ||
| Physical Address | 0x4224 1090 | Instance | ISP6P5_ISIF |
| Description | VERTICAL LINE DEFCT CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | VDFSLV | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | RESERVED | R | 0x0 | |
| 11:0 | VDFSLV | Vertical line Defect Correction saturation level. VDFSLV is U12 (Range: 0 - 4,095). | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0094 | ||
| Physical Address | 0x4224 1094 | Instance | ISP6P5_ISIF |
| Description | VERTICAL LINE DEFCT CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | DFCMCLR | RESERVED | DFCMARST | DFCMRD | DFCMWR | |||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:5 | RESERVED | R | 0x0 | |
| 4 | DFCMCLR | Defect correction. Memory clear. Writing 1 to this bit clears the memory contents to all zero. It will be automatically cleared to 0 when the memory clear is completed. | RW | 0x0 |
| 3 | RESERVED | R | 0x0 | |
| 2 | DFCMARST | Defect correction. Memory address reset. Setting DFCMWR or DFCMRD with LSCMARST set starts memory access to address offset 0. DFCMARST is automatically cleared if data transfer completes. Setting DFCMWR or DFCMRD with LSCMARST cleared starts memory access to the next address. | RW | 0x0 |
| 0x0: Increment the memory address | ||||
| 0x1: Clear the memory address to offset 0 | ||||
| 1 | DFCMRD | Defect correction. Memory read [for debug purpose] Writing 1 to this bit starts reading from the memory. It will be automatically cleared when the data transfer is completed, and the data can be read from DFCMEM4-0. | RW | 0x0 |
| 0 | DFCMWR | Defect correction. Memory write Writing 1 to this bit starts writing to the memory. It will be automatically cleared when the data transfer is completed. DFCMEM4-0 should be set prior to the memory access. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0098 | ||
| Physical Address | 0x4224 1098 | Instance | ISP6P5_ISIF |
| Description | Defect correction memory | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | DFCMEM0 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:13 | RESERVED | R | 0x0 | |
| 12:0 | DFCMEM0 | Defect correction memory 0 Sets V position of the defects. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 009C | ||
| Physical Address | 0x4224 109C | Instance | ISP6P5_ISIF |
| Description | Defect correction memory | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | DFCMEM1 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:13 | RESERVED | R | 0x0 | |
| 12:0 | DFCMEM1 | Defect correction memory 1 Sets H position of the defects. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00A0 | ||
| Physical Address | 0x4224 10A0 | Instance | ISP6P5_ISIF |
| Description | Defect correction memory | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | DFCMEM2 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | RESERVED | R | 0x0 | |
| 7:0 | DFCMEM2 | Defect correction Memory 2 Set SUB1: Defect level of the Vertical line defect position (V = Vdefect). DFCMEM2 can be up shifted according to VDFLSFT, and subtracted from the data for Vertical line defect correction. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00A4 | ||
| Physical Address | 0x4224 10A4 | Instance | ISP6P5_ISIF |
| Description | Defect correction memory | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | DFCMEM3 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | RESERVED | R | 0x0 | |
| 7:0 | DFCMEM3 | Defect correction Memory 3 Set SUB2: Defect level of the pixels upper than the Vertical line defect (V Vdefect). DFCMEM3 can be up shifted according to VDFLSFT, and subtracted from the data for Vertical line defect correction. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00A8 | ||
| Physical Address | 0x4224 10A8 | Instance | ISP6P5_ISIF |
| Description | Defect correction memory | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | DFCMEM4 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | RESERVED | R | 0x0 | |
| 7:0 | DFCMEM4 | Memory 4 Set SUB3: Defect level of the pixels lower than the Vertical line defect (V Vdefect). DFCMEM4 can be up shifted according to VDFLSFT, and subtracted from the data for Vertical line defect correction. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00AC | ||
| Physical Address | 0x4224 10AC | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLMD | RESERVED | CLHMD | CLEN | ||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:5 | RESERVED | R | 0x0 | |
| 4 | CLMD | Black clamp mode Clamp value can be calculated regardless of the color or can be calculated separately for each 4 colors. | RW | 0x0 |
| 0x0: Clamp value calculated regardless of the pixel color. | ||||
| 0x1: Clamp value calculated separately for each 4 colors. | ||||
| 3 | RESERVED | R | 0x0 | |
| 2:1 | CLHMD | Horizontal Clamp mode | RW | 0x0 |
| 0x0: Horizontal clamp disabled. Only the Vertical clamp value is subtracted from the Image data. | ||||
| 0x1: Horizontal clamp value calculation enabled. The calculated Horizontal clamp value is subtracted from the Image data along with the Vertical clamp value. | ||||
| 0x3: Reserved | ||||
| 0x2: Horizontal clamp value not updated. The Horizontal clamp value used for the previous image is subtracted from the Image data along with the Vertical clamp value. | ||||
| 0 | CLEN | Black Clamp Enable Enables clamp value to be subtracted from Image data. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable |
| ISS ISP |
| Address Offset | 0x0000 00B0 | ||
| Physical Address | 0x4224 10B0 | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLDC | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:13 | RESERVED | R | 0x0 | |
| 12:0 | CLDC | DC offset for black clamp This value is added to the incoming pixels regardless whether optical black clamp is enabled (ISIF_CLAMPCFG.CLEN). This value is in S13Q0 format. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00B4 | ||
| Physical Address | 0x4224 10B4 | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLSV | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:13 | RESERVED | R | 0x0 | |
| 12:0 | CLSV | Black Clamp Start position (V). Sets the line number where clamp value subtraction starts. Range: 0 - 8191 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00B8 | ||
| Physical Address | 0x4224 10B8 | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLHWN | RESERVED | CLHWM | RESERVED | CLHLMT | CLHWBS | CLHWC | |||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:14 | RESERVED | R | 0x0 | |
| 13:12 | CLHWN | Horizontal Black clamp - Vertical dimension of a Window (2^N). | RW | 0x0 |
| 0x0: Window is 2 pixels tall (N=1) | ||||
| 0x1: Window is 4 pixels tall (N=2) | ||||
| 0x3: Window is 16 pixels tall (N=4) | ||||
| 0x2: Window is 8 pixels tall (N=3) | ||||
| 11:10 | RESERVED | R | 0x0 | |
| 9:8 | CLHWM | Horizontal Black clamp - Horizontal dimension of a Window (2^M). | RW | 0x0 |
| 0x0: Window is 32 pixels wide (M=5) | ||||
| 0x1: Window is 64 pixels wide (M=6) | ||||
| 0x3: Window is 256 pixels wide (M=8) | ||||
| 0x2: Window is 128 pixels wide (M=7) | ||||
| 7 | RESERVED | R | 0x0 | |
| 6 | CLHLMT | Horizontal Black clamp - Pixel value limitation for the Horizontal clamp value calculation. If this bit is set, the maximum pixel value to be used for the clamp value calculation would be limited to 1023. By setting this bit, the pixel value greater than 1023 will be replaced by the last pixel value which was equal to or less than 1023. In case ISIF_CLAMPCFG.CLMD=1 (4-color mode), the pixel value greater than 1023 will be replaced by the last pixel value of the same color which was equal to or less than 1023. | RW | 0x0 |
| 0x0: Limitation disabled | ||||
| 0x1: Limitation enabled | ||||
| 5 | CLHWBS | Horizontal Black clamp - Base Window select | RW | 0x0 |
| 0x0: The most left window | ||||
| 0x1: The most right window | ||||
| 4:0 | CLHWC | Horizontal Black clamp - Window count per color Window count = CLHWC+1 Range: 1 - 32 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00BC | ||
| Physical Address | 0x4224 10BC | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLHSH | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:13 | RESERVED | R | 0x0 | |
| 12:0 | CLHSH | Horizontal black clamp. Window Start position (H). Range: 0 - 8191 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00C0 | ||
| Physical Address | 0x4224 10C0 | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLHSV | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:13 | RESERVED | R | 0x0 | |
| 12:0 | CLHSV | Horizontal black clamp. Window Start position (V). Range: 0 - 8191 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00C4 | ||
| Physical Address | 0x4224 10C4 | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLVRV | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | RESERVED | R | 0x0 | |
| 11:0 | CLVRV | Vertical black clamp reset value. (U12) Range: 0 to 4095 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00C8 | ||
| Physical Address | 0x4224 10C8 | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CLVCOEF | RESERVED | CLVRVSL | RESERVED | CLVOBH | ||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | CLVCOEF | Vertical Black clamp - Line average coefficient (k). Set a coefficient which is applied to the line average for clamp value calculation. (1-k) is applied to the clamp value of the previous line. Vaue in the U8Q8 format, the range is 0 to 255/256. | RW | 0x0 |
| 7:6 | RESERVED | R | 0x0 | |
| 5:4 | CLVRVSL | Vertical Black clamp - reset value selection Select the reset value for the clamp value of the previous line | RW | 0x0 |
| 0x0: The base value calculated for Horizontal direction | ||||
| 0x1: Value set via the configuration register | ||||
| 0x3: Reserved | ||||
| 0x2: No update (same as the previous image) | ||||
| 3 | RESERVED | R | 0x0 | |
| 2:0 | CLVOBH | Vertical Black clamp - Optical Black H valid (2^L). | RW | 0x0 |
| 0x6: Reserved | ||||
| 0x1: 4 pixels wide (L=2) | ||||
| 0x7: Reserved | ||||
| 0x0: 2 pixels wide (L=1) | ||||
| 0x2: 8 pixels wide (L=3) | ||||
| 0x4: 32 pixels wide (L=5) | ||||
| 0x5: 64 pixels wide (L=6) | ||||
| 0x3: 16 pixels wide (L=4) |
| ISS ISP |
| Address Offset | 0x0000 00CC | ||
| Physical Address | 0x4224 10CC | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLVSH | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:13 | RESERVED | R | 0x0 | |
| 12:0 | CLVSH | Vertical black clamp. Window Start position (H). Range: 0 - 8191 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00D0 | ||
| Physical Address | 0x4224 10D0 | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLVSV | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:13 | RESERVED | R | 0x0 | |
| 12:0 | CLVSV | Vertical black clamp. Window Start position (V). Range: 0 - 8191 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00D4 | ||
| Physical Address | 0x4224 10D4 | Instance | ISP6P5_ISIF |
| Description | BLACK CLAMP CTRL REGISTER | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLVOBV | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:13 | RESERVED | R | 0x0 | |
| 12:0 | CLVOBV | Vertical black clamp. Optical black V valid (V). Range: 0 - 8191 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00D8 | ||
| Physical Address | 0x4224 10D8 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | HOFST | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:14 | RESERVED | R | 0x0 | |
| 13:0 | HOFST | H direction Data offset for Lens Shading Correction. Range: 0-16,383 Not valid if the Formatter is enabled. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00DC | ||
| Physical Address | 0x4224 10DC | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | VOFST | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:14 | RESERVED | R | 0x0 | |
| 13:0 | VOFST | V direction Data offset for Lens Shading Correction. Range: 0-16,383 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00E0 | ||
| Physical Address | 0x4224 10E0 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | HVAL | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:14 | RESERVED | R | 0x0 | |
| 13:0 | HVAL | Number of valid pixels in H direction. HVAL is for LSC. Number of valid pixels = HVAL+ 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00E4 | ||
| Physical Address | 0x4224 10E4 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | VVAL | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:14 | RESERVED | R | 0x0 | |
| 13:0 | VVAL | Number of valid lines in V direction. VVAL is for LSC. Number of valid lines = VVAL+ 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00E8 | ||
| Physical Address | 0x4224 10E8 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | GAIN_MODE_M | RESERVED | GAIN_MODE_N | BUSY | GAIN_RANGE | RESERVED | GAIN_FORMAT | ENABLE | ||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14:12 | GAIN_MODE_M | Define the horizontal dimension of a paxel. Possible values are listed below. | RW | 0x6 |
| 0x6: Paxel is 64 pixels tall (M=64) | ||||
| 0x1: Reserved | ||||
| 0x7: Paxel is 128 pixels tall (M=128) | ||||
| 0x0: Reserved | ||||
| 0x2: Reserved | ||||
| 0x4: Paxel is 16 pixels tall (M=16) | ||||
| 0x5: Paxel is 32 pixels tall (M=32) | ||||
| 0x3: Paxel is 8 pixels tall (M=8) | ||||
| 11 | RESERVED | R | 0x0 | |
| 10:8 | GAIN_MODE_N | Define the vertical dimension of a paxel. Possible values are listed below. | RW | 0x6 |
| 0x6: Paxel is 64 pixels tall (N=64) | ||||
| 0x1: Reserved | ||||
| 0x7: Paxel is 128 pixels tall (N=128) | ||||
| 0x0: Reserved | ||||
| 0x2: Reserved | ||||
| 0x4: Paxel is 16 pixels tall (N=16) | ||||
| 0x5: Paxel is 32 pixels tall (N=32) | ||||
| 0x3: Paxel is 8 pixels tall (N=8) | ||||
| 7 | BUSY | Busy bit | R | 0x0 |
| 0x0: Idle | ||||
| 0x1: Busy | ||||
| 6 | GAIN_RANGE | Define the range of gain table values. 0: 8-bit gain mode, GAIN table represents unsigned 8bit values 1: 16-bit gain mode. GAIN table is combined with OFST table to constitute 16 bit gain values. GAIN table represents MSB 8 bits, and OFST table represents LSB 8 bits. In 16-bit, offset table is loaded from memory. Offset control function is disabled. (OFSTEN is treated as zero in this mode.) This function is only for OMAP5430-ISP. | RW | 0x0 |
| 5 | RESERVED | R | 0x0 | |
| 4:1 | GAIN_FORMAT | Sets gain table format 16-bit mode is only for OMAP5430. For OMAP4, only 8-bit mode is available. | RW | 0x0 |
| 0xD: In 8-bit mode, Coded as 2-bit integer, 6-bit fraction + 1.0, Range from 1 to 4+63/64 In 16-bit mode, Coded as 6-bit integer and 10-bit fraction Range from 1 to 64+1023/1024 | ||||
| 0x1: In 8-bit mode, Coded as 8-bit fraction + 1.0 of base, Range from 1 to 1+255/256 in 16-bit mode, Coded as 16-bit fraction + 1.0 of base, Range from 1 to 1+65535/65536 | ||||
| 0x7: In 8-bit mode, Coded as 3-bit integer, 5-bit fraction + 1.0, Range from 1 to 8+31/32 In 16-bit mode, Coded as 3-bit integer, 13-bit fraction + 1.0, Range from 1 to 8+8191/8192 | ||||
| 0x6: In 8-bit mode, Coded as 3-bit integer, 5-bit fraction, Range from 0 to 7+31/32 In 16-bit mode, Coded as 3-bit integer, 13-bit fraction, Range from 0 to 7+8191/8192 | ||||
| 0x0: In 8-bit mode, Coded as 8-bit fraction Range from 0 to 255/256 In 16-bit mode, Coded as 16-bit fraction Range from 0 to 65535/65536 | ||||
| 0x5: In 8-bit mode, Coded as 2-bit integer, 6-bit fraction + 1.0, Range from 1 to 4+63/64 In 16-bit mode, Coded as 2-bit integer, 14-bit fraction + 1.0, Range from 1 to 4+16383/16384 | ||||
| 0xA: In 8-bit mode, Coded as 1-bit integer, 7-bit fraction, Range from 0 to 1+127/128 In 16-bit mode, Coded as 5-bit integer and 11-bit fraction Range from 0 to 31+2047/2048 | ||||
| 0x9: In 8-bit mode, Coded as 8-bit fraction + 1.0 of base, Range from 1 to 1+255/256 In 16-bit mode, Coded as 4-bit integer and 12-bit fraction Range from 1 to 16+4095/4096 | ||||
| 0xB: In 8-bit mode, Coded as 1-bit integer, 7-bit fraction + 1.0, Range from 1 to 2+127/128 In 16-bit mode, Coded as 5-bit integer and 11-bit fraction + 1.0, Range from 1 to 32+2047/2048 | ||||
| 0x4: In 8-bit mode, Coded as 2-bit integer, 6-bit fraction, Range from 0 to 3+63/64 In 16-bit mode, Coded as 2-bit integer, 14-bit fraction, Range from 0 to 3+16383/16384 | ||||
| 0x2: In 8-bit mode, Coded as 1-bit integer, 7-bit fraction, Range from 0 to 1+127/128 In 16-bit mode, Coded as 1-bit integer, 15-bit fraction, Range from 0 to 1+32767/32768 | ||||
| 0xF: In 8-bit mode, Coded as 3-bit integer, 5-bit fraction + 1.0, Range from 1 to 8+31/32 In 16-bit mode, Coded as 7-bit integer and 9-bit fraction + 1.0, Range from 1 to 128+511/512 | ||||
| 0xC: In 8-bit mode, Coded as 2-bit integer, 6-bit fraction, Range from 0 to 3+63/64 In 16-bit mode, Coded as 6-bit integer and 10-bit fraction Range from 0 to 63+1023/1024 | ||||
| 0x3: In 8-bit mode, Coded as 1-bit integer, 7-bit fraction + 1.0, Range from 1 to 2+127/128 In 16-bit mode, Coded as 1-bit integer, 15-bit fraction + 1.0, Range from 1 to 2+32767/32768 | ||||
| 0x8: In 8-bit mode, Coded as 8-bit fraction Range from 0 to 255/256 In 16-bit mode, Coded as 4-bit integer and 12-bit fraction Range from 0 to 15+4095/4096 | ||||
| 0xE: In 8-bit mode, Coded as 3-bit integer, 5-bit fraction, Range from 0 to 7+31/32 In 16-bit mode, Coded as 7-bit integer and 9-bit fraction Range from 0 to 127+511/512 | ||||
| 0 | ENABLE | Enables/disables LSC | RW | 0x0 |
| 0x0: Disables the module at the end of the current frame. | ||||
| 0x1: Enables the module. |
| ISS ISP |
| Address Offset | 0x0000 00EC | ||
| Physical Address | 0x4224 10EC | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | OFSTSF | RESERVED | OFSTSFT | RESERVED | OFSTEN | ||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | OFSTSF | Scaling factor for Offsets (U8Q7) Range: 0 to 1+127/128 | RW | 0x80 |
| 7 | RESERVED | R | 0x0 | |
| 6:4 | OFSTSFT | Shift up value for Offsets (S8Q0) | RW | 0x0 |
| 0x6: Reserved | ||||
| 0x1: 1bit left shift | ||||
| 0x7: Reserved | ||||
| 0x0: No shift | ||||
| 0x2: 2bits left shift | ||||
| 0x4: 4bits left shift | ||||
| 0x5: 5bits left shift | ||||
| 0x3: 3bits left shift | ||||
| 3:1 | RESERVED | R | 0x0 | |
| 0 | OFSTEN | Enables/disables Offset control in LSC This bit is ignored (treated as zero) in 16-bit gain mode (ISIF_2DLSCCFG.GAIN_RANGE=1). In 16-bit, offset table is loaded from memory, and used as lower 8-bit of 16-bit gain table. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable |
| ISS ISP |
| Address Offset | 0x0000 00F0 | ||
| Physical Address | 0x4224 10F0 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | Y | RESERVED | X | |||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | RESERVED | R | 0x0 | |
| 14:8 | Y | Initial Y Y position, in pixels, of the first active pixel in reference to the first active paxel. Must be an even number. | RW | 0x0 |
| 7 | RESERVED | R | 0x0 | |
| 6:0 | X | Initial X X position, in pixels, of the first active pixel in reference to the first active paxel. Must be an even number. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00F4 | ||
| Physical Address | 0x4224 10F4 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | BASE31_16 | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | BASE31_16 | Gain Table address base (Upper 16-bits) This bit field sets the address of the gain table in memory. Table address in bytes. Table is 32-bit aligned so this register must be a multiple of 4. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00F8 | ||
| Physical Address | 0x4224 10F8 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | BASE15_0 | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | BASE15_0 | Gain Table address base (Lower 16-bits) Table address in bytes. This bit field sets the address of the gain table in memory. Table is 32-bit aligned so this register must be a multiple of 4. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 00FC | ||
| Physical Address | 0x4224 10FC | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | OFFSET | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | OFFSET | Gain Table offset Defines the length, in bytes, of one row of the table. Table is 32-bit aligned so this register must be a multiple of 4. Note that the row in memory could be longer than what LSC uses. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0100 | ||
| Physical Address | 0x4224 1100 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | BASE | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | BASE | Offset Table address base (Upper 16-bits) Table address in bytes. This bit field sets the address of the gain table in memory. Table is 32-bit aligned so this register must be a multiple of 4. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0104 | ||
| Physical Address | 0x4224 1104 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | BASE | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | BASE | Offset Table address base (Lower 16-bits) Table address in bytes. This bit field sets the address of the gain table in memory. Table is 32-bit aligned so this register must be a multiple of 4. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0108 | ||
| Physical Address | 0x4224 1108 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | OFFSET | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | OFFSET | Offset Table offset Defines the length, in bytes, of one row of the table. Note that the row in memory could be longer than what LSC uses. Table is 32-bit aligned so this register must be a multiple of 4. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 010C | ||
| Physical Address | 0x4224 110C | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | SOF | PREFETCH_COMPLETED | PREFETCH_ERROR | DONE | ||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:4 | RESERVED | R | 0x0 | |
| 3 | SOF | Interrupt status for LSC SOF Indicates the start of the LSC valid region. LSC configuration registers can be updated after LSC SOF for the next frame. | RW | 0x0 |
| 0x0: Interrupt is masked | ||||
| 0x1: Interrupt is enabled | ||||
| 2 | PREFETCH_COMPLETED | Interrupt enable for Prefetch Complete Indicates current state of the prefetch buffer. Could be used to start sending the data once the buffer is full to minimize the risk of an underflow. This event is triggered when the buffer contains 3 full paxel rows. | RW | 0x0 |
| 0x0: Interrupt is masked | ||||
| 0x1: Interrupt is enabled | ||||
| 1 | PREFETCH_ERROR | Interrupt enable for Prefetch Error The prefetch error indicates when the gain table was read to slowly from SDRAM. When this event is pending the module goes into transparent mode (output=input). Normal operation can be resumed at the start of the next frame after 1) clearing this event 2) disabling the LSC module 3) enabling it | RW | 0x0 |
| 0x0: Interrupt is masked | ||||
| 0x1: Interrupt is enabled | ||||
| 0 | DONE | Interrupt enable for LSC Done The event is triggered when the internal state of LSC toggles from BUSY to IDLE. | RW | 0x0 |
| 0x0: Interrupt is masked | ||||
| 0x1: Interrupt is enabled |
| ISS ISP |
| Address Offset | 0x0000 0110 | ||
| Physical Address | 0x4224 1110 | Instance | ISP6P5_ISIF |
| Description | 2D Lens Shading Correction Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | SOF | PREFETCH_COMPLETED | PREFETCH_ERROR | DONE | ||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:4 | RESERVED | R | 0x0 | |
| 3 | SOF | Interrupt status for LSC SOF Indicates the start of the LSC valid region. LSC configuration registers can be updated after LSC SOF for the next frame. | RW | 0x0 |
| 0x0: Event is not pending (r) Bit remains unchanged (w) | ||||
| 0x1: Event is pending (r) Event is cleared (w) | ||||
| 2 | PREFETCH_COMPLETED | Interrupt status for Prefetch Complete Indicates current state of the prefetch buffer. Could be used to start sending the data once the buffer is full to minimize the risk of an underflow. This event is triggered when the buffer contains 3 full paxel rows. It could be used to minimize buffer underflow risks. | RW | 0x0 |
| 0x0: Event is not pending (r) Bit remains unchanged (w) | ||||
| 0x1: Event is pending (r) Event is cleared (w) | ||||
| 1 | PREFETCH_ERROR | Interrupt status for Prefetch Error The prefetch error indicates when the gain table was read to slowly from SDRAM. When this event is pending the module goes into transparent mode (output=input). Normal operation can be resumed at the start of the next frame after 1) clearing this event 2) disabling the LSC module 3) enabling it | RW | 0x0 |
| 0x0: Event is not pending (r) Bit remains unchanged (w) | ||||
| 0x1: Event is pending (r) Event is cleared (w) | ||||
| 0 | DONE | Interrupt status for LSC Done The event is triggered when the internal state of LSC toggles from BUSY to IDLE. | RW | 0x0 |
| 0x0: Event is not pending (r) Bit remains unchanged (w) | ||||
| 0x1: Event is pending (r) Event is cleared (w) |
| ISS ISP |
| Address Offset | 0x0000 0114 | ||
| Physical Address | 0x4224 1114 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FMTAINC | RESERVED | LNUM | RESERVED | LNALT | FMTCBL | FMTEN | ||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:12 | RESERVED | R | 0x0 | |
| 11:8 | FMTAINC | Address increment Address increment = (FMTAINC + 1) Range (1-16) *This bit is latched by VD. | RW | 0x0 |
| 7:6 | RESERVED | R | 0x0 | |
| 5:4 | LNUM | Split/Combine number of lines *This bit is latched by VD. | RW | 0x0 |
| 0x0: 1 output line | ||||
| 0x1: 1 input line - 2 output lines (FMTCBL=0) 2 input lines - 1 output line (FMTCBL=1) | ||||
| 0x3: 1 input line - 4 output lines (FMTCBL=0) 4 input lines - 1 output line (FMTCBL=1) | ||||
| 0x2: 1 input line - 3 output lines (FMTCBL=0) 3 input lines - 1 output line (FMTCBL=1) | ||||
| 3 | RESERVED | R | 0x0 | |
| 2 | LNALT | Line alternating *This bit is latched by VD. | RW | 0x0 |
| 0x0: Normal mode | ||||
| 0x1: Line alternative mode | ||||
| 1 | FMTCBL | Combine Input lines *This bit is latched by VD. | RW | 0x0 |
| 0x0: Split 1 input line into multiple output lines | ||||
| 0x1: Combine multiple input lines into 1 output line | ||||
| 0 | FMTEN | CCD Formatter enable *This bit is latched by VD. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable |
| ISS ISP |
| Address Offset | 0x0000 0118 | ||
| Physical Address | 0x4224 1118 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FMTPLEN3 | RESERVED | FMTPLEN2 | FMTPLEN1 | FMTPLEN0 | ||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:12 | FMTPLEN3 | Number of program entries for SET3 Number of entries = (FMTPLEN3 + 1) Range: 1-8 Valid only if FMTCBL is set *This bit is latched by VD. | RW | 0x0 |
| 11 | RESERVED | R | 0x0 | |
| 10:8 | FMTPLEN2 | Number of program entries for SET2 Number of entries = (FMTPLEN2 + 1) Range: 1-8 Valid only if FMTCBL is set *This bit is latched by VD. | RW | 0x0 |
| 7:4 | FMTPLEN1 | Number of program entries for SET1 Number of entries = (FMTPLEN1 + 1) Range: 1-16 (FMTCBL = 0) 1-8 (FMTCBL = 1) Setting a value greater than 7 to FMTPLEN1 is not allowed if FMTCBL is set *This bit is latched by VD. | RW | 0x0 |
| 3:0 | FMTPLEN0 | Number of program entries for SET0 Number of entries = (PLEN0 + 1) Range: 1-16 (FMTCBL = 0) 1-8 (FMTCBL = 1) Setting a value greater than 7 to FMTPLEN1 is not allowed if FMTCBL is set *This bit is latched by VD. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 011C | ||
| Physical Address | 0x4224 111C | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FMTSPH | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:13 | RESERVED | R | 0x0 | |
| 12:0 | FMTSPH | The first pixel in a line fed into the formatter | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0120 | ||
| Physical Address | 0x4224 1120 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FMTLNH | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:13 | RESERVED | R | 0x0 | |
| 12:0 | FMTLNH | Number of pixels in a line fed to the formatterNumber of pixels = FMTLNH + 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0124 | ||
| Physical Address | 0x4224 1124 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FMTSLV | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:13 | RESERVED | R | 0x0 | |
| 12:0 | FMTSLV | Start line vertical | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0128 | ||
| Physical Address | 0x4224 1128 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FMTLNV | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:0 | FMTLNV | Number of lines in vertical Number of lines = FMTLNV + 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 012C | ||
| Physical Address | 0x4224 112C | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FMTRLEN | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:13 | RESERVED | R | 0x0 | |
| 12:0 | FMTRLEN | Number of pixels in an output line Maximum value = 4480 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0130 | ||
| Physical Address | 0x4224 1130 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | FMTHCNT | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:13 | RESERVED | R | 0x0 | |
| 12:0 | FMTHCNT | HD interval for output lines Set all '0' to this register if combining multiple lines into a single line | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0134 | ||
| Physical Address | 0x4224 1134 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 0 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0138 | ||
| Physical Address | 0x4224 1138 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 1 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 013C | ||
| Physical Address | 0x4224 113C | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 2 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0140 | ||
| Physical Address | 0x4224 1140 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 3 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0144 | ||
| Physical Address | 0x4224 1144 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 4 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0148 | ||
| Physical Address | 0x4224 1148 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 5 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 014C | ||
| Physical Address | 0x4224 114C | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 6 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0150 | ||
| Physical Address | 0x4224 1150 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 7 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0154 | ||
| Physical Address | 0x4224 1154 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 8 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0158 | ||
| Physical Address | 0x4224 1158 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 9 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 015C | ||
| Physical Address | 0x4224 115C | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 10 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0160 | ||
| Physical Address | 0x4224 1160 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 11 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0164 | ||
| Physical Address | 0x4224 1164 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 12 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0168 | ||
| Physical Address | 0x4224 1168 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 13 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 016C | ||
| Physical Address | 0x4224 116C | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 14 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0170 | ||
| Physical Address | 0x4224 1170 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LINE | INIT | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:15 | RESERVED | R | 0x0 | |
| 14:13 | LINE | The output line the address belongs to Valid only if FMTCBL is cleared | RW | 0x0 |
| 0x0: 1st line | ||||
| 0x1: 2nd line | ||||
| 0x3: 4th line | ||||
| 0x2: 3rd line | ||||
| 12:0 | INIT | Initial address value for address pointer 15 This address can not exceed FMTRLEN - 1 | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0174 | ||
| Physical Address | 0x4224 1174 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM15EN | PGM14EN | PGM13EN | PGM12EN | PGM11EN | PGM10EN | PGM09EN | PGM08EN | PGM07EN | PGM06EN | PGM05EN | PGM04EN | PGM03EN | PGM02EN | PGM01EN | PGM00EN | |||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | PGM15EN | Program 15 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 14 | PGM14EN | Program 14 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 13 | PGM13EN | Program 13 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 12 | PGM12EN | Program 12 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 11 | PGM11EN | Program 11 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 10 | PGM10EN | Program 10 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 9 | PGM09EN | Program 9 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 8 | PGM08EN | Program 8 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 7 | PGM07EN | Program 7 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 6 | PGM06EN | Program 6 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 5 | PGM05EN | Program 5 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 4 | PGM04EN | Program 4 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 3 | PGM03EN | Program 3 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 2 | PGM02EN | Program 2 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 1 | PGM01EN | Program 1 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 0 | PGM00EN | Program 0 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid |
| ISS ISP |
| Address Offset | 0x0000 0178 | ||
| Physical Address | 0x4224 1178 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM31EN | PGM30EN | PGM29EN | PGM28EN | PGM27EN | PGM26EN | PGM25EN | PGM24EN | PGM23EN | PGM22EN | PGM21EN | PGM20EN | PGM19EN | PGM18EN | PGM17EN | PGM16EN | |||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | PGM31EN | Program 31 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 14 | PGM30EN | Program 30 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 13 | PGM29EN | Program 29 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 12 | PGM28EN | Program 28 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 11 | PGM27EN | Program 27 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 10 | PGM26EN | Program 26 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 9 | PGM25EN | Program 25 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 8 | PGM24EN | Program 24 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 7 | PGM23EN | Program 23 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 6 | PGM22EN | Program 22 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 5 | PGM21EN | Program 21 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 4 | PGM20EN | Program 20 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 3 | PGM19EN | Program 19 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 2 | PGM18EN | Program 18 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 1 | PGM17EN | Program 17 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid | ||||
| 0 | PGM16EN | Program 16 Valid Flag | RW | 0x0 |
| 0x0: Skip this pixel | ||||
| 0x1: This pixel is valid |
| ISS ISP |
| Address Offset | 0x0000 017C | ||
| Physical Address | 0x4224 117C | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM15UPDT | PGM14UPDT | PGM13UPDT | PGM12UPDT | PGM11UPDT | PGM10UPDT | PGM9UPDT | PGM8UPDT | PGM7UPDT | PGM6UPDT | PGM5UPDT | PGM4UPDT | PGM3UPDT | PGM2UPDT | PGM1UPDT | PGM0UPDT | |||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | PGM15UPDT | Program 15 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 14 | PGM14UPDT | Program 14 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 13 | PGM13UPDT | Program 13 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 12 | PGM12UPDT | Program 12 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 11 | PGM11UPDT | Program 11 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 10 | PGM10UPDT | Program 10 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 9 | PGM9UPDT | Program 9 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 8 | PGM8UPDT | Program 8 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 7 | PGM7UPDT | Program 7 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 6 | PGM6UPDT | Program 6 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 5 | PGM5UPDT | Program 5 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 4 | PGM4UPDT | Program 4 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 3 | PGM3UPDT | Program 3 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 2 | PGM2UPDT | Program 2 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 1 | PGM1UPDT | Program 1 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 0 | PGM0UPDT | Program 0 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) |
| ISS ISP |
| Address Offset | 0x0000 0180 | ||
| Physical Address | 0x4224 1180 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM31UPDT | PGM30UPDT | PGM29UPDT | PGM28UPDT | PGM27UPDT | PGM26UPDT | PGM25UPDT | PGM24UPDT | PGM23UPDT | PGM22UPDT | PGM21UPDT | PGM20UPDT | PGM19UPDT | PGM18UPDT | PGM17UPDT | PGM16UPDT | |||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15 | PGM31UPDT | Program 31 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 14 | PGM30UPDT | Program 30 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 13 | PGM29UPDT | Program 29 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 12 | PGM28UPDT | Program 28 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 11 | PGM27UPDT | Program 27 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 10 | PGM26UPDT | Program 26 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 9 | PGM25UPDT | Program 25 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 8 | PGM24UPDT | Program 24 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 7 | PGM23UPDT | Program 23 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 6 | PGM22UPDT | Program 22 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 5 | PGM21UPDT | Program 21 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 4 | PGM20UPDT | Program 20 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 3 | PGM19UPDT | Program 19 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 2 | PGM18UPDT | Program 18 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 1 | PGM17UPDT | Program 17 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) | ||||
| 0 | PGM16UPDT | Program 16 Address Pointer Update | RW | 0x0 |
| 0x0: APTR* + N (Auto increment) | ||||
| 0x1: APTR* - N (Auto decrement) |
| ISS ISP |
| Address Offset | 0x0000 0184 | ||
| Physical Address | 0x4224 1184 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM3APTR | PGM2APTR | PGM1APTR | PGM0APTR | |||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | PGM3APTR | Program 3 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 11:8 | PGM2APTR | Program 2 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 7:4 | PGM1APTR | Program 1 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 3:0 | PGM0APTR | Program 0 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0188 | ||
| Physical Address | 0x4224 1188 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM7APTR | PGM6APTR | PGM5APTR | PGM4APTR | |||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | PGM7APTR | Program 7 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 11:8 | PGM6APTR | Program 6 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 7:4 | PGM5APTR | Program 5 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 3:0 | PGM4APTR | Program 0 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 018C | ||
| Physical Address | 0x4224 118C | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM11APTR | PGM10APTR | PGM9APTR | PGM8APTR | |||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | PGM11APTR | Program 11 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 11:8 | PGM10APTR | Program 10 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 7:4 | PGM9APTR | Program 9 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 3:0 | PGM8APTR | Program 8 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0190 | ||
| Physical Address | 0x4224 1190 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM15APTR | PGM14APTR | PGM13APTR | PGM12APTR | |||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | PGM15APTR | Program 15 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 11:8 | PGM14APTR | Program 14 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 7:4 | PGM13APTR | Program 13 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 3:0 | PGM12APTR | Program 12 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0194 | ||
| Physical Address | 0x4224 1194 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM19APTR | PGM18APTR | PGM17APTR | PGM16APTR | |||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | PGM19APTR | Program 19 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 11:8 | PGM18APTR | Program 18 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 7:4 | PGM17APTR | Program 17 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 3:0 | PGM16APTR | Program 16 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 0198 | ||
| Physical Address | 0x4224 1198 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM23APTR | PGM22APTR | PGM21APTR | PGM20APTR | |||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | PGM23APTR | Program 23 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 11:8 | PGM22APTR | Program 22 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 7:4 | PGM21APTR | Program 21 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 3:0 | PGM20APTR | Program 20 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 019C | ||
| Physical Address | 0x4224 119C | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM27APTR | PGM26APTR | PGM25APTR | PGM24APTR | |||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | PGM27APTR | Program 27 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 11:8 | PGM26APTR | Program 26 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 7:4 | PGM25APTR | Program 25 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 3:0 | PGM24APTR | Program 24 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01A0 | ||
| Physical Address | 0x4224 11A0 | Instance | ISP6P5_ISIF |
| Description | Input Data Formatter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | PGM31APTR | PGM30APTR | PGM29APTR | PGM28APTR | |||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:12 | PGM31APTR | Program 31 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 11:8 | PGM30APTR | Program 30 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 7:4 | PGM29APTR | Program 29 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| 3:0 | PGM28APTR | Program 28 Address Pointer Select n: APTRn n:0-15 (APTR0 - APR15) | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01A4 | ||
| Physical Address | 0x4224 11A4 | Instance | ISP6P5_ISIF |
| Description | Color Space Converter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CSCEN | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:1 | RESERVED | R | 0x0 | |
| 0 | CSCEN | Controls ON/OFF of Color Space converter. | RW | 0x0 |
| 0x0: Disable | ||||
| 0x1: Enable |
| ISS ISP |
| Address Offset | 0x0000 01A8 | ||
| Physical Address | 0x4224 11A8 | Instance | ISP6P5_ISIF |
| Description | Color Space Converter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CSCM01 | CSCM00 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | CSCM01 | Color Space convert coefficient value M01: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| 7:0 | CSCM00 | Color Space convert coefficient value M00: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01AC | ||
| Physical Address | 0x4224 11AC | Instance | ISP6P5_ISIF |
| Description | Color Space Converter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CSCM03 | CSCM02 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | CSCM03 | Color Space convert coefficient value M03: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| 7:0 | CSCM02 | Color Space convert coefficient value M02: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01B0 | ||
| Physical Address | 0x4224 11B0 | Instance | ISP6P5_ISIF |
| Description | Color Space Converter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CSCM11 | CSCM10 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | CSCM11 | Color Space convert coefficient value M11: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| 7:0 | CSCM10 | Color Space convert coefficient value M10: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01B4 | ||
| Physical Address | 0x4224 11B4 | Instance | ISP6P5_ISIF |
| Description | Color Space Converter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CSCM13 | CSCM12 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | CSCM13 | Color Space convert coefficient value M13: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| 7:0 | CSCM12 | Color Space convert coefficient value M12: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01B8 | ||
| Physical Address | 0x4224 11B8 | Instance | ISP6P5_ISIF |
| Description | Color Space Converter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CSCM21 | CSCM20 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | CSCM21 | Color Space convert coefficient value M21: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| 7:0 | CSCM20 | Color Space convert coefficient value M20: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01BC | ||
| Physical Address | 0x4224 11BC | Instance | ISP6P5_ISIF |
| Description | Color Space Converter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CSCM23 | CSCM22 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | CSCM23 | Color Space convert coefficient value M23: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| 7:0 | CSCM22 | Color Space convert coefficient value M22: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01C0 | ||
| Physical Address | 0x4224 11C0 | Instance | ISP6P5_ISIF |
| Description | Color Space Converter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CSCM31 | CSCM30 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | CSCM31 | Color Space convert coefficient value M31: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| 7:0 | CSCM30 | Color Space convert coefficient value M30: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01C4 | ||
| Physical Address | 0x4224 11C4 | Instance | ISP6P5_ISIF |
| Description | Color Space Converter Register | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CSCM33 | CSCM32 | |||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:8 | CSCM33 | Color Space convert coefficient value M33: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| 7:0 | CSCM32 | Color Space convert coefficient value M32: This value is signed 8-bit with the 5-bits decimal. | RW | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01C8 | ||
| Physical Address | 0x4224 11C8 | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01CC | ||
| Physical Address | 0x4224 11CC | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01D0 | ||
| Physical Address | 0x4224 11D0 | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01D4 | ||
| Physical Address | 0x4224 11D4 | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01D8 | ||
| Physical Address | 0x4224 11D8 | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01DC | ||
| Physical Address | 0x4224 11DC | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01E0 | ||
| Physical Address | 0x4224 11E0 | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01E4 | ||
| Physical Address | 0x4224 11E4 | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01E8 | ||
| Physical Address | 0x4224 11E8 | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01EC | ||
| Physical Address | 0x4224 11EC | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01F0 | ||
| Physical Address | 0x4224 11F0 | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01F4 | ||
| Physical Address | 0x4224 11F4 | Instance | ISP6P5_ISIF |
| Description | Reserved | ||
| Type | R | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | ||||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:0 | RESERVED | R | 0x0 |
| ISS ISP |
| Address Offset | 0x0000 01F8 | ||
| Physical Address | 0x4224 11F8 | Instance | ISP6P5_ISIF |
| Description | |||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | CLKEN1 | CLKEN2 | ||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31:16 | RESERVED | R | 0x0 | |
| 15:2 | RESERVED | R | 0x0 | |
| 1 | CLKEN1 | Forces isif_clken1 to be active. (Test mode) | RW | 0x0 |
| 0x0: normal mode | ||||
| 0x1: force isif_clken1 to be active | ||||
| 0 | CLKEN2 | Forces isif_clken2 to be active. (Test mode) | RW | 0x0 |
| 0x0: normal mode | ||||
| 0x1: force isif_clken2 to be active |
| ISS ISP |
| Address Offset | 0x0000 01FC | ||
| Physical Address | 0x4224 11FC | Instance | ISP6P5_ISIF |
| Description | Circular bufferr parameters. | ||
| Type | RW | ||
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | CYN | RESERVED | CBN | ||||||||||||||||||||||||||||
| Bits | Field Name | Description | Type | Reset |
|---|---|---|---|---|
| 31 | RESERVED | R | 0x0 | |
| 30:16 | CYN | Cicular Buffer Interrupt timing (line number). After the number lines specified in this field CYN is written to memory, Isif_int_5 (circular buffer interrupt) is issued. Typically, this value is CBN/2 or CBN/4. This value must be even. | RW | 0x0 |
| 15 | RESERVED | R | 0x0 | |
| 14:0 | CBN | Circular buffer size. After CBN lines are written to memory, the address goes back to the start address. If CBN=0, circular buffer function is not used, and address does not go back. This value must be even. | RW | 0x0 |
| ISS ISP |