General
Review and verify the following for the custom schematic design:
- The section above including relevant application
notes and FAQ links
- Pin attributes, signal description and electrical specifications
- Electrical characteristics, timing parameters and any additional available information
- Required memory interface configuration and recommended connections for the attached device are provided
- The attached device IO supply and IO supply for IO group VDDS1 referenced to the interface signals are connected to the same supply source
- Series resistor 0Ω provision for clock signal is provided near to the processor clock output pin
- Provision for pullups are provided for data and control signals that can float. Verify the supply source connected to the pullups
- Pulldown 10kΩ is provided for the clock input near to the attached (memory) device
- Reset logic implementation when used for boot using a 2-input (RESETSTATz and processor IO) ANDing logic or using warm reset status output RESETSTATz is recommended
- Verify the reset IO level compatibility between processor and attached device
- Pulling up the reset input to a high state during reset or supply ramp is not recommended
- Clock loop back configuration based on the memory device and interface selected (OSPI or QSPI)
- In case OSPI or QSPI boot mode is implemented,
verify the errata, selected memory meets the boot mode criteria described in
the TRM (or verify with TI using E2E)
- Follow the recommendations to implement x1 or x2 attached device interface
Schematic Review
Follow the below list for the custom schematic design:
- Compare the implementation with EVM schematics for parallel pulls and series resistors for values
- Compare implementation of attached device reset logic with the EVM schematics
- Follow the EVM or recommended guidelines when connecting the OSPI0 interface to multiple attached devices (more than 1 attached device)
- Supply rails connected follow the ROC
- Implementation of external loopback based on the use case
Additional
- Verify that the OSPI/QSPI/SPI Board Design and Layout Guidelines section of the data sheet is followed
- Review and follow the electrical, timing and switching characteristic