SPRADO8 March 2025 AM62L
Pins or pads on unused interfaces can typically be left unconnected, unless otherwise stated. Many of the IOs have a Pad Configuration Register that provides control over the input capabilities of the IO (RXENABLE field in each conf_<module>_<pin> register). For more details, refer to the Control Module chapter of the processor-specific TRM. Software can disable the IO receive buffers (that is, RXENABLE=0) that are not connected in the design as soon as possible during initialization. Software is expected to not accidentally enable the receiver of an IO (by setting the RXENABLE bit) when the associated pin is floating.
For more information on processor unused peripherals and IOs, refer to the FAQ:
For more information on used pins, unused pins, and peripherals handling, refer below FAQ:
The FAQs are generic and can also be used for the AM62Lx processor family.