SPRADO8 March 2025 AM62L
View AM62L product page on TI.com for recommended discrete power architecture.
Refer to the EVM schematics for implementing the RTC supplies using LDOs and generating the main 3.3V supply using DC/DC converter.
AM62L product page provides the updated information on the available power architecture.
The below section can be referenced when a discrete power architecture implementation is considered:
Power architecture is based on discrete DC/DC converters and LDOs. The power sequence is implemented using the power good output and discrete logic.
Take note of the PORz (L->H) hold time (delay) (for oscillator start-up) requirements (after all the processor supplies ramp) specified in the data sheet. when a custom discrete power architecture is considered.
PORz is required to be held low (active) during power-up until all the processor supplies are valid (using external crystal circuit) plus minimum delay of 9.5ms or PORz held low (active) until all the processor supplies are valid and external clock is stable (when using external LVCMOS clock source) plus minimum delay of 1.2μs.