Follow the recommendations listed below:
- The power requirement for each of the supply rail varies based on the interfaces used and the operating environment.
- The current draw of processor supply rails is estimated using the Power Estimation Tool (PET). If the supply rail powers the other on-board attached (peripheral) devices, include the maximum current draw of the devices.
- For power supply sizing and information on the maximum current rating for different processor supply rails, refer AM62L Maximum Current Ratings application note. (See the processor-specific (AM62L) product page on TI.com).
- Verify the output current ratings of the selected power architecture (including PMIC, DC/DC converters and LDOs) meet the maximum current requirements of processor and all attached devices. Add additional margins for design variances.
- Verify the recommended power supply sequence (power-up and power-down) is followed. For the recommended power sequencing requirements, refer to the Power Supply Sequencing section of processor-specific data sheet.
For the processor Recommended Operating
Conditions (ROC), refer to the FAQ: [FAQ] AM625 / AM623 / AM62A / AM62P / AM64x /
AM243x Design Recommendations / Custom board hardware design – SOC ROC
Recommended Operating Condition
The FAQ is generic and can also be used for the
AM62Lx processor family.
Here are some guidelines that needs to be considered when selecting or designing the processor power architecture:
- Power supplies are configured to the required voltage level and are supplies are within the ROC
- Power architecture follows the power-up and power-down sequence as specified in the processor-specific data sheet
- Power architecture meets the slew rate requirements specified for all the supply rails in the processor-specific data sheet
- All the power supplies are available before the PORz is released
- Monitor all of the supply rails. Make sure the
supplies are enabled only after the voltages are below 0.3V (no residual
voltage) after a power cycle (There is no time or range associated with the
requirement. Each power rail is required to decay below 0.3V before any
power rail is allowed to ramp back up)
- The delay between the power supply ramp and the PORz high is as per the data sheet recommendations (9.5ms min)
- PORz input slew is as minimum as possible to avoid internal reset circuit glitch
Refer to the FAQ related to residual voltage and
detection: [FAQ] AM625 / AM623 / AM62A / AM62D-Q1 /
AM62P / AM64x / AM243x Design Recommendations / Custom board hardware design
– Queries related to Residual Voltage and Detection