General
Review and verify the following for the custom schematic design:
- Add provision to isolate the IOs that can be used for debug from alternate function
- Add provision for connecting UART interfaces for debug during initial board build
- Add provision for JTAG connector or Test points for JTAG interface connection including external ESD protection. Place the pulls as per pin connectivity requirements near to the processor JTAG interface pins
Schematic Review
Follow the list for the custom schematic
design:
- The required pullup and
series resistors are provided for the UART interfaces used for debug when
external interface signals are directly connected to the processor UART
signals
- External ESD protection when
external interface signals are directly connected to the processor UART
signals
Additional
- Processor UART and most of the IO signals are not fail-safe. Recommendation is to apply external inputs only after the processor supplies ramp
- The recommendation is to disconnect the external interface signals when processor board is powered off
Refer to the FAQ: [FAQ] SK-AM62: Purpose Of Different
UARTs