General
Review and verify the following for the custom schematic design:
- Above sections, including relevant application notes and FAQ links
- Pin attributes, signal description, and electrical specifications
- Electrical characteristics and additional available information
- A valid fixed supply 1.8V source is connected to (VDDS0, VDDS1, VDDS_WKUP,
VDDS_RTC) all the IO supply for (peripheral) IO groups as per the ROC
- Slew rate requirements for IO
supply rails for processor supply rails are considered
- Power sequence
recommendations as per the processor-specific data sheet are considered
Schematic Review
Follow the below list for the custom
schematic design:
- All IO supply rails for IO groups have a valid supply connected,
irrespective of the use of the IOs
- Supply rails connected follow the processor ROC
- Supply levels of the IOs matches VDDS0, VDDS1, VDDS_WKUP, VDDS_RTC IO
groups
- Slew rate requirements are followed as per the processor requirements
- Power sequence recommendations as per the processor-specific data sheet are
followed
Additional
- All IOs referenced to the VDDS0, VDDS1, VDDS_WKUP, VDDS_RTC are required to
operate at 1.8V IO level
- Most processor IOs are not
fail-safe. Applying input voltage to the IOs while the corresponding VDDS0,
VDDS1, VDDS_WKUP, VDDS_RTC supplies are off is not recommended or allowed
- Verify all IO pins on each VDDS0,
VDDS1, VDDS_WKUP, VDDS_RTC only connects to 1.8V voltage level.
- Follow the processor-specific EVM
for implementation for adding ferrites and capacitors
- Leaving VDDS0, VDDS1, VDDS_WKUP,
VDDS_RTC rail unconnected is not allowed. Connect the power pins to 1.8V