General
Review and verify the following for the custom schematic design:
- Above sections, including relevant application notes and FAQ links
- Pin attributes and signal description
- Electrical characteristics, timing parameters, and any additional available information
- Provision for series resistors added for all the interface signals to minimize reflections or isolate for testing
- Parallel pull added for any of the processor or attached device IOs that can float
Schematic Review
Follow the below list for the custom schematic design:
- Series resistor value used (0Ω) and the placement (near to source)
- Pullup referenced to the processor VDDSHVx for corresponding CAN instance and pins
- Processor VDDSHVx and the attached device IO supply sourced from the same supply
- Processor IOs are not fail-safe. No input can be applied before the processor supply ramps
- Supply rails connected follow the ROC
Additional
- Verify fail-safe operation when connected to external interface signals. Applying an external input signal before processor supply ramps can cause voltage feed and can affect the custom board functions.
- Verify recommendations as per the data sheet or EVM implementation have been considered for the attached device including terminations and external ESD protection.